Claims
- 1. For an alternating metal virtual ground EPROM array having EPROM areas and control areas, each control area comprising select transistors and isolation units located between neighboring ones of the select transistors, the method of manufacturing the isolation units comprising the steps of:
- creating areas of thick oxide and areas of thin oxide in said control areas;
- with a mask, laying down strips of first polysilicon over at least a part of each of said thick and thin oxide portions; and
- etching said thick and thin oxide portions in accordance with said mask, thereby to align said thick and thin oxide portions with said strips of first polysilicon.
- 2. A method according to claim 1 and wherein said step of etching is performed with a 20:1 etch process.
- 3. A method according to claim 1 and wherein said thick oxide portion has a thickness of 1000-2000 .ANG..
- 4. A method according to claim 1 and including, after the step of etching, the step of laying down a spacer next to said strips of first polysilicon.
Parent Case Info
This application is a division of application Ser. No. 08/212,165, filed Mar. 11, 1994, now U.S. Pat. No. 5,623,443.
US Referenced Citations (11)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 537 169 A1 |
Dec 1993 |
EPX |
58-025261 |
Feb 1983 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Kammerer et al., W., "A New Virtual Ground Array Architecture for Very High Speed, High Density Eproms", Institute of Electrical and Electronics Engineers, May 30, 1991, pp. 83-84. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
212165 |
Mar 1994 |
|