Claims
- 1. A method of programming a floating gate memory transistor having a drain and a source with a channel therebetween, a select gate extending over a first portion of said channel, and capacitively coupled thereto; a floating gate capacitively coupled to said select gate and to a second portion of said channel, between said select gate and said source; and a control gate capacitively coupled to said floating gate, said method comprising:
- applying a first positive voltage to said source;
- applying a second positive voltage to said select gate causing electrons to flow in said channel between said drain and source; and
- applying a third positive voltage to said control gate of sufficient magnitude to cause a voltage on said floating gate causing hot electron injection of said electrons flowing in said channel to be injected onto said floating gate.
- 2. The method of claim 1 further comprising:
- applying a voltage substantially close to ground to said drain.
- 3. A method of erasing a floating gate memory transistor having a drain and a source with a channel therebetween, a select gate extending over a first portion of said channel, and capacitively coupled thereto; a floating gate capacitively coupled to said select gate and to a second portion of said channel, between said select gate and said source; and a control gate capacitively coupled to said floating gate, said method comprising:
- applying a first positive voltage to said source;
- applying a ground voltage to said select gate; and
- applying a ground voltage to said control gate to cause electrons on said floating gate to Fowler-Nordheim tunnel to said source.
- 4. A method of erasing a floating gate memory transistor having a drain and a source with a channel therebetween, a select gate extending over a first portion of said channel, and capacitively coupled thereto; a floating gate capacitively coupled to said select gate and to a second portion of said channel, between said select gate and said source; and a control gate capacitively coupled to said floating gate, said method comprising:
- applying a first positive voltage to said source;
- applying a second voltage, to said select gate, wherein said second voltage is no more than ground voltage; and
- applying a negative voltage to said control gate to cause electrons on said floating gate to Fowler-Nordheim tunnel to said source.
- 5. The method of claim 4 wherein said second voltage is ground voltage.
- 6. The method of claim 4 wherein said second voltage is a negative voltage.
- 7. The method of claim 1 wherein said step of applying a third positive voltage further comprises:
- varying said third positive voltage applied to said control gate to vary the amount of hot electrons injected onto said floating gate to program said floating gate memory transistor to one of a plurality of bit levels.
- 8. A method of programming a floating gate memory transistor to one of a plurality of different bit levels, said transistor having a drain and a source with a channel therebetween, a select gate extending over a first portion of said channel, and capacitively coupled thereto; a floating gate capacitively coupled to said select gate and to a second portion of said channel, between said select gate and said source; and a control gate capacitively coupled to said floating gate, said method comprising:
- erasing said floating gate memory transistor to an erased state;
- applying a first positive voltage to said source;
- applying a second positive voltage to said select gate causing electrons to flow in said channel between said drain and source; and
- applying a third positive voltage to said control gate, said third positive voltage being one of a plurality of possible voltages that can be applied to said control gate, to cause one of a plurality of possible voltages on said floating gate causing one of a plurality of different amounts of hot electrons flowing in said channel to be injected onto said floating gate, thereby programming said floating gate to one of a plurality of different bit levels.
- 9. The method of claim 8 wherein said erasing step further comprises:
- applying a fourth positive voltage to said source;
- applying a ground voltage to said select gate; and
- applying a ground voltage to said control gate to cause electrons on said floating gate to Fowler-Nordheim tunnel to said source.
- 10. The method of claim 8 wherein said erasing step further comprises:
- applying a fourth positive voltage to said source;
- applying a fifth voltage, to said select gate, wherein said fifth voltage is no more than ground voltage; and
- applying a negative voltage to said control gate to cause electrons on said floating gate to Fowler-Nordheim tunnel to said source.
- 11. The method of claim 10 wherein said fifth voltage is ground voltage.
- 12. The method of claim 10 wherein said fifth voltage is a negative voltage.
Parent Case Info
This is a divisional of application Ser. No. 08/619,258, filed Mar. 18, 1996, U.S. Pat. No. 5,668,757.
US Referenced Citations (16)
Foreign Referenced Citations (3)
Number |
Date |
Country |
355087491 |
Jul 1980 |
JPX |
357091561 |
Jun 1982 |
JPX |
361131484 |
Jun 1986 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
619258 |
Mar 1996 |
|