Claims
- 1. A Schottky barrier diode comprising:
- a compound semiconductor substrate having an n+ layer and an n- layer, the n-layer being provided on the n+ layer and the n- layer being configured in the form of a mesa which has a skirt portion and a slant portion, said mesa being formed only by said n- layer;
- an insulation layer formed on at least the skirt portion and the slant portion of the mesa;
- an anode formed only on the insulation layer and the n- layer; and
- a cathode formed on the n+ layer.
- 2. A Schottky barrier diode as claimed in claim 1, wherein an electrical field that concentrates at an edge of the insulation layer is canceled at least in part by an electrical field generated at the anode on the slant portion to improve the reverse breakdown voltage of the Schottky barrier diode.
- 3. A semiconductor device comprising:
- a semiconductor substrate having an active layer which is configured in the form of a mesa which has a skirt portion and a slant portion, said mesa being formed only by said active layer;
- an insulation layer formed on at least the skirt portion and the slant portion of the mesa;
- an anode formed only on the insulation layer and the active layer; and
- a cathode formed on the substrate opposite the anode.
- 4. A semiconductor device as claimed in claim 3, wherein said semiconductor device is a Schottky barrier diode, said active layer being an n- layer, said substrate being a compound substrate having said n- layer and an n+ layer, and said cathode being formed on said n+ layer.
- 5. A semiconductor device as claimed in claim 4, wherein an electrical field that concentrates at an edge of the insulation layer is canceled at least in part by an electrical field generated at the anode on the slant portion to improve the reverse breakdown voltage of the semiconductor device.
- 6. A semiconductor device as claimed in claim 4, wherein said skirt portion of said n- layer is generally horizontal, said slant portion defines an angle with said skirt portion, and extends upward to a top surface of said mesa.
- 7. A semiconductor device as claimed in claim 6, wherein said angle is about 10-90 degrees.
- 8. A semiconductor device as claimed in claim 6, wherein said insulation layer covers the entire slant portion of the mesa.
- 9. A semiconductor device as claimed in claim 8, wherein said insulation layer further extends onto a portion of said top surface of said mesa.
- 10. A semiconductor device as claimed in claim 9, wherein said insulation layer extends about 3 .mu.m or less onto said top surface of said mesa.
- 11. A semiconductor device as claimed in claim 6, wherein said insulation layer covers only part of said slant portion of the mesa.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-278035 |
Nov 1994 |
JPX |
|
Parent Case Info
This is a Continuation of Application Ser. No. 08/555,393 filed on Nov. 9, 1995, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5041881 |
Bishop et al. |
Aug 1991 |
|
5365102 |
Mehrotra et al. |
Nov 1994 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
0506450 |
Sep 1992 |
EPX |
Non-Patent Literature Citations (3)
Entry |
Patent Abstracts Of Japan, vol. 4, No. 145 (E-029), 14 Oct. 1980 & JP-A-55 095374 (NEC CORP), 19 Jul. 1980, abstract. |
Patent Abstracts Of Japan, vol. 4, No. 185 (E-038), 19 Dec. 1980 & JP-A-55 128879 (NEC CORP), 6 Oct. 1980, abstract. |
European Search Report dated Jun. 14, 1996. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
555393 |
Nov 1995 |
|