The present invention relates to integrated circuits, and particularly to a semiconductor device having a Schottky barrier diode.
Schottky barrier diode, which has advantages of fast switching speed and low forward voltage drop, has been used widely for lower power rectifier or detector circuits in high-frequency range. Integrated silicon-based Schottky barrier diode into CMOS RF IC can increase high frequency performance and decrease the production cost and chip size, in particular for fabricating dc voltage generator in a passive RFID chip. Typically, Schottky diode consists of a metal layer connected to a doped semiconductor layer, and the Schottky barrier is formed at the juncture of the metal layer and the semiconductor layer. Breakdown voltage is improved by placing a p-type guard ring in a semiconductor substrate around the Schottky barrier. Traditionally the p-type guard ring is separated from the Schottky barrier by an optimized distance, or in contact with a portion of the Schottky barrier. However, conventional Schottky barrier diodes exhibit higher than desirable leakage current at the reverse bias, causing higher power dissipation and limiting the circuit applications in RFID, charge pump, etc.
In accordance with one aspect of the present invention, an integrated circuit structure includes a semiconductor substrate, a well region of a first conductive type formed in the semiconductor substrate, a metal silicide layer formed on the first well region and having an internal portion and an outer portion, and a guard ring of a second conductive type opposite the first conductivity type formed on the well region and encircling the metal silicide layer. The outer portion of the metal silicide layer extends to overlap the inner edge of the guard ring, and a Schottky barrier is formed at the junction of the internal portion of the metal silicide layer and the well region. A conductive contact is in contact with the internal portion and the outer portion of the metal silicide layer.
In accordance with another aspect of the present invention, an integrated circuit structure includes a semiconductor substrate having a first area and two second areas separated from each other by isolation regions, a well region of a first conductive type formed in the semiconductor substrate, a metal silicide layer formed on the first well region within the first area and having an internal portion and an outer portion, and a guard ring of a second conductive type opposite the first conductivity type formed on the well region within the first area and encircling the metal silicide layer. A Schottky barrier is formed at the junction of the internal portion of the metal silicide layer and the well region. The outer portion of the metal silicide layer extends to overlap the inner edge of the guard ring. Two diffusion regions of the first conductive type are formed in the well region within the two second areas respectively. A conductive contact structure has a first conductive contact in contact with the internal portion and the outer portion of the metal silicide layer and two second conductive contacts in contact with the two diffusion regions respectively.
The aforementioned objects, features and advantages of this invention will become apparent by referring to the following detailed description of the preferred embodiments with reference to the accompanying drawings, wherein:
Embodiments of the present disclosure provide a semiconductor device having a Schottky barrier diode with a conductive contact structure for reducing the contact resistance and decreasing leakage current.
It is understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
With reference to
The substrate 10 is a semiconductor substrate formed of a semiconductor material, for example, silicon or other group III, group IV, and/or group V elements. The substrate 10 comprises a Deep N-type well (DNW) region 12 and an N-type well (NW) region 14 formed in the DNW region 12. The DNW region 12 may be optional in an embodiment as shown in
A metal silicide layer 18 is formed on the NW region 14 within the first area 1 to function as an anode electrode of Schottky barrier diode 20. Partially due to a relatively low impurity concentration in the NW region 14, Schottky barrier is formed at the junction of the metal silicide layer 18 and the NW region 14. In an embodiment, the metal silicide layer 18 is cobalt silicide, although other metal silicides, such as titanium silicide, tantalum silicide, tungsten silicide, platinum silicide and combinations thereof, can be used. Alternatively, the metal silicide layer may be replaced by other materials suitable for forming Schottky barriers, such as pure metals, metal compounds, and the like. A metal material having a work function depending on the size of a Schottky barrier to be formed can be selected. For example, tungsten (W), titanium (Ti), chromium (Cr), silver (Ag), palladium (Pd), or the like can be used. The metal silicide layer 18 may be formed using a self-aligned silicidation process, which includes selectively forming a metal layer (not shown) on the NW region 14, and performing an annealing to react the metal with the underlying silicon. Preferably, the metal layer is fully consumed during the silicidation process, although a layer of metal may be left un-reacted after the annealing.
P-type region(s) 16 forms a ring (please refer to the top view shown in
The isolation regions 22 are formed in the NW region 14 to surround the p-type ring 16. In an embodiment, the isolation region 22 is a shallow trench isolation (STI) region, and hence is referred to as STI region 22 throughout the description. Alternatively, the isolation region 22 may be a field oxide region formed, for example, by well-known local oxidation of silicon (LOCOS).
Two heavily doped n-type (N+) diffusion region(s) 24 are formed at the surface of the NW region 14 within the areas 2 and separated from the p-type ring 16 by the isolation region(s) 22. The two N+ diffusion regions 24 function as two cathode electrodes of the Schottky barrier diode 20. In the described embodiments, heavily doped means an impurity concentration of greater about 1020/cm3. One skilled in the art will recognize, however, that heavily doped is a term of art that depends upon the specific device type, technology generation, minimum feature size, and the like. It is intended, therefore, that the term be interpreted in light of the technology being evaluated and not be limited to the described embodiments.
A conductive contact structure includes a plurality of metal contacts 28a and 28b formed in an interlayer-dielectric (ILD) layer 26 on the resulting substrate 10. The metal contact 28a is contacted to the first portion 18a of the silicide layer 18 over the Schottky barrier and the second portion 18b of the silicide layer 18 over the inner edge of the p-type ring 16. The metal contact 28b is contacted to the N+ diffusion region 24. Examples of metal contacts include but are not limited to: titanium, tungsten, tantalum, aluminum, or copper. The metal contacts 28a and 28b will couple to metal layers for connection to other components as known in the art.
The structures shown in
Although the present invention has been described in its preferred embodiments, it is not intended to limit the invention to the precise embodiments disclosed herein. Those skilled in this technology can still make various alterations and modifications without departing from the scope and spirit of this invention. Therefore, the scope of the present invention shall be defined and protected by the following claims and their equivalents.
This application claims the benefit of U.S. Provisional Patent Application Ser. No. 61/062,975, filed Jan. 30, 2008, which application is hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
3906540 | Hollins | Sep 1975 | A |
4338622 | Feth et al. | Jul 1982 | A |
4408387 | Kiriseko | Oct 1983 | A |
4533933 | Pellegrini et al. | Aug 1985 | A |
4628339 | Vora et al. | Dec 1986 | A |
4742377 | Einthoven | May 1988 | A |
4816879 | Ellwanger | Mar 1989 | A |
4862244 | Yamagishi | Aug 1989 | A |
4864378 | Tsaur | Sep 1989 | A |
4875084 | Tohyama | Oct 1989 | A |
4876586 | Dyck et al. | Oct 1989 | A |
4899199 | Gould | Feb 1990 | A |
5109256 | De Long | Apr 1992 | A |
5163178 | Gomi et al. | Nov 1992 | A |
5163179 | Pellegrini | Nov 1992 | A |
5166901 | Shaw et al. | Nov 1992 | A |
5217911 | Denda | Jun 1993 | A |
5250834 | Nowak | Oct 1993 | A |
5281841 | Van Roozendaal et al. | Jan 1994 | A |
5296388 | Kameyama et al. | Mar 1994 | A |
5298437 | McFarlane et al. | Mar 1994 | A |
5320971 | Eklund et al. | Jun 1994 | A |
5418185 | Todd et al. | May 1995 | A |
5436496 | Jerome et al. | Jul 1995 | A |
5478764 | Inoue | Dec 1995 | A |
5539237 | Todd et al. | Jul 1996 | A |
5814873 | Konuma | Sep 1998 | A |
5859465 | Spring et al. | Jan 1999 | A |
6121122 | Dunn et al. | Sep 2000 | A |
6150225 | Takahashi | Nov 2000 | A |
6191015 | Losehand et al. | Feb 2001 | B1 |
6211560 | Jimenez et al. | Apr 2001 | B1 |
6261932 | Hulfachor | Jul 2001 | B1 |
6551911 | Losehand et al. | Apr 2003 | B1 |
6597050 | Dunn et al. | Jul 2003 | B1 |
6633071 | Furio | Oct 2003 | B1 |
6683362 | O et al. | Jan 2004 | B1 |
6703280 | Kim et al. | Mar 2004 | B2 |
6815303 | Ahn et al. | Nov 2004 | B2 |
6852578 | Chang | Feb 2005 | B2 |
6936905 | Wu | Aug 2005 | B2 |
6960811 | Wu et al. | Nov 2005 | B2 |
7064407 | Mallikarjunaswamy | Jun 2006 | B1 |
7098521 | Coolbaugh et al. | Aug 2006 | B2 |
7268413 | Ahn et al. | Sep 2007 | B2 |
7518215 | Coolbaugh et al. | Apr 2009 | B2 |
7662698 | Tabatabaie | Feb 2010 | B2 |
7705409 | Kwon et al. | Apr 2010 | B2 |
20010017393 | Fujihira et al. | Aug 2001 | A1 |
20020190338 | Skocki | Dec 2002 | A1 |
20030030120 | Fujihira et al. | Feb 2003 | A1 |
20030047786 | Lee et al. | Mar 2003 | A1 |
20040089908 | Desko et al. | May 2004 | A1 |
20050082618 | Wu et al. | Apr 2005 | A1 |
20050110108 | Patel et al. | May 2005 | A1 |
20060071292 | Coolbaugh et al. | Apr 2006 | A1 |
20060091493 | Wu | May 2006 | A1 |
20060113624 | Wu | Jun 2006 | A1 |
20060131619 | Wu | Jun 2006 | A1 |
20060131686 | Wu | Jun 2006 | A1 |
20060138450 | Lanois et al. | Jun 2006 | A1 |
20060145300 | Coolbaugh et al. | Jul 2006 | A1 |
20060163623 | Noda et al. | Jul 2006 | A1 |
20060180892 | Pardoen | Aug 2006 | A1 |
20060208332 | Duskin et al. | Sep 2006 | A1 |
20060237813 | Hshieh et al. | Oct 2006 | A1 |
20060244050 | Sudou | Nov 2006 | A1 |
20060246680 | Bhattacharyya | Nov 2006 | A1 |
20060281291 | Dietz et al. | Dec 2006 | A1 |
20070069306 | Kapoor et al. | Mar 2007 | A1 |
20070075362 | Wu | Apr 2007 | A1 |
20080006899 | Kim et al. | Jan 2008 | A1 |
20080135970 | Kim et al. | Jun 2008 | A1 |
20090218656 | Gonzalez et al. | Sep 2009 | A1 |
20090236679 | Chiang et al. | Sep 2009 | A1 |
20090294865 | Tang et al. | Dec 2009 | A1 |
Number | Date | Country |
---|---|---|
1855551 | Nov 2006 | CN |
Number | Date | Country | |
---|---|---|---|
20090283841 A1 | Nov 2009 | US |
Number | Date | Country | |
---|---|---|---|
61062975 | Jan 2008 | US |