Claims
- 1. A magnetic random access memory (MRAM), comprising:a plurality of magnetic memory cells; a plurality of local word lines, each of the local word lines being operatively coupled to at least one memory cell for assisting in writing a logical state of the at least one memory cell corresponding thereto; a plurality of global word lines, each of the plurality of global word lines being connected to at least one of the plurality of local word lines, the global word lines being substantially isolated from the memory cells; a plurality of write circuits operatively coupled to the global word lines, each of the write circuits being configurable as at least one of a current source and a current sink for supplying and returning, respectively, at least a portion of a write current for assisting in writing a logical state of one or more selected memory cells, the write circuit being configured to selectively distribute the write current across a plurality of the global word lines so that stray magnetic field interaction between selected memory cells and at least one of half-selected memory cells and unselected memory cells is reduced; and a plurality of bit lines operatively coupled to the memory cells for selectively writing the logical state of one or more of the memory cells.
- 2. The MRAM of claim 1, wherein at least a portion of the write circuits are further operative to couple a voltage to first and second ends of at least one global word line corresponding to unselected memory cells.
- 3. The MRAM of claim 1, wherein at least a portion of the write circuits are further operative to distribute the write current such that the write current is supplied by a first write circuit configured as a current source along a first global word line to a local word line corresponding to the selected memory cells, and the write current is returned to at least second and third write circuits configured as current sinks along at least second and third global word lines operatively coupled to the second and third write circuits, respectively.
- 4. The MRAM of claim 1, wherein at least a portion of the write circuits are further operative to distribute the write current such that at least a portion of the write current is supplied by each of at least first and second write circuits configured as current sources along at least a first global word line operatively coupled to the at least first and second write circuits, and the write current is returned to at least third and fourth write circuits configured as current sinks along at least second and third global word lines operatively coupled to the third and fourth write circuits, respectively.
- 5. The MRAM of claim 4, wherein at least a portion of the write circuits are operative to vary a magnitude of the currents supplied by the at least first and second write circuits so that a summation of the currents supplied by the at least first and second write circuits is substantially equal to the write current.
- 6. The MRAM of claim 4, wherein the currents supplied by the at least first and second write circuits are summed at the local word line corresponding to the selected memory cells.
- 7. The MRAM of claim 1, further comprising a plurality of switches, each of the switches including first, second and third terminals and being configured for providing an electrical connection between the first and second terminals in response to a control signal presented to the third terminal, at least a portion of the switches being connected together in a series chain, wherein the first terminal of one switch in the chain is connected to the second terminal of another switch in the chain, the at least a portion of the switches being configured such that the first terminal of a given switch in the chain is coupled to a corresponding local word line in the MRAM.
- 8. The MRAM of claim 7, wherein the MRAM is organized into a plurality of bit slices, each of the bit slices including at least one bit line and at least one memory cell coupled to the at least one bit line, each of the at least a portion of switches being configured such that the first terminal is coupled to a local word line corresponding to a first bit slice and the second terminal is coupled to a local word line corresponding to a second bit slice adjacent to the first bit slice.
- 9. The MRAM of claim 7, wherein each of at least a portion of the switches comprises a field effect transistor having a drain terminal, a source terminal, and a gate terminal, the drain, source and gate terminals forming the first, second and third terminals, respectively, of the switch.
- 10. The MRAM of claim 7, further comprising at least one decoder operatively coupled to at least a portion of the plurality of switches, the decoder being configurable for distributing the write current throughout the MRAM such that a stray magnetic field generated at least in part by write current flowing through a local word line corresponding to the selected memory cells is substantially reduced in at least one unselected memory cell in the MRAM.
- 11. A semiconductor device including at least one magnetic random access memory (MRAM), the at least one MRAM comprising:a plurality of magnetic memory cells; a plurality of local word lines, each of the local word lines being operatively coupled to at least one memory cell for assisting in writing a logical state of the at least one memory cell corresponding thereto; a plurality of global word lines, each of the plurality of global word lines being connected to at least one of the plurality of local word lines, the global word lines being substantially isolated from the memory cells; a plurality of write circuits operatively coupled to the global word lines, each of the write circuits being configurable as at least one of a current source and a current sink for supplying and returning, respectively, at least a portion of a write current for assisting in writing a logical state of one or more of the memory cells, the write circuit being configured to selectively distribute the write current across a plurality of the global word lines so that stray magnetic field interaction between selected memory cells and at least one of half-selected memory cells and unselected memory cells is reduced; and a plurality of bit lines operatively coupled to the memory cells for selectively writing the logical state of one or more of the memory cells.
- 12. The device of claim 11, wherein at least a portion of the write circuits in the at least one MRAM are further operative to distribute the write current such that the write current is supplied by a first write circuit configured as a current source along a first global word line to a local word line corresponding to the selected memory cells, and the write current is returned to at least second and third write circuits configured as current sinks along at least second and third global word lines operatively coupled to the second and third write circuits, respectively.
- 13. The device of claim 11, wherein at least a portion of the write circuits in the at least one MRAM are further operative to distribute the write current such that at least a portion of the write current is supplied by each of at least first and second write circuits configured as current sources along at least a first global word line operatively coupled to the at least first and second write circuits, and the write current is returned to at least third and fourth write circuits configured as current sinks along at least second and third global word lines operatively coupled to the third and fourth write circuits, respectively.
- 14. The device of claim 13, wherein at least a portion of the write circuits in the at least one MRAM are operative to vary a magnitude of the currents supplied by the at least first and second write circuits so that a summation of the currents supplied by the at least first and second write circuits is substantially equal to the write current.
- 15. The device of claim 13, wherein the currents supplied by the at least first and second write circuits are summed at the local word line corresponding to the selected memory cells.
- 16. The device of claim 11, wherein the at least one MRAM further comprises a plurality of switches, each of the switches including first, second and third terminals and being configured for providing an electrical connection between the first and second terminals in response to a control signal presented to the third terminal, at least a portion of the switches being connected together in a series chain, wherein the first terminal of one switch in the chain is connected to the second terminal of another switch in the chain, the at least a portion of the switches being configured such that the first terminal of a given switch in the chain is coupled to a corresponding local word line in the at least one MRAM.
- 17. The device of claim 16, wherein the at least one MRAM is organized into a plurality of bit slices, each of the bit slices including at least one bit line and at least one memory cell coupled to the at least one bit line, each of the at least a portion of switches being configured such that the first terminal is coupled to a local word line corresponding to a first bit slice and the second terminal is coupled to a local word line corresponding to a second bit slice adjacent to the first bit slice.
- 18. The device of claim 16, wherein the at least one MRAM further comprises at least one decoder operatively coupled to at least a portion of the plurality of switches, the at least one decoder being configurable for distributing the write current throughout the at least one MRAM such that a stray magnetic field generated at least in part by write current flowing through a local word line corresponding to the selected memory cells is substantially reduced in at least one unselected memory cell in the at least one MRAM.
CROSS-REFERENCE TO RELATED APPLICATION
This application relates to commonly assigned U.S. application Ser. No. 10/452,418 entitled “Write Circuit for a Magnetic Random Access Memory” and identified filed concurrently herewith, the disclosure of which is incorporated by reference herein.
STATEMENT OF GOVERNMENT RIGHTS
This invention was made with Government support under grant contract number MDA972-99-C-0009 awarded by the Defense Advanced Research Projects Agency (DARPA) of the United States Department of Defense. The Government has certain rights in this invention.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
6331943 |
Naji et al. |
Dec 2001 |
B1 |
6335890 |
Reohr et al. |
Jan 2002 |
B1 |
Non-Patent Literature Citations (1)
Entry |
W. Reohr et al., “Memories of Tomorrow,” IEEE Circuits & Devices Magazine, vol. 18, No. 5, pp. 17-27, Sep. 2002. |