Claims
- 1. An amplifier suitable for processing image signals, comprising:an input stage having a first differential pair including two p-devices and a second differential pair, complementary to the first differential pair, including two n-devices; a first load device for supplying current to the first differential pair and a second load device for supplying current to the second differential pair, the first load device and the second load device being biased at a common bias node; self-biasing circuitry for generating a bias at the bias node; and means for deselecting the amplifier in response to an external signal, the deselecting means including means for grounding the bias node and means for eliminating current in the self-biasing circuitry in response to the external signal.
- 2. The amplifier of claim 1, wherein the self-biasing circuitry includes two complementary cascode stages associated with the bias node.
- 3. The amplifier of claim 2, wherein the means for eliminating the current in the self-biasing circuitry includes means for shutting off an n-device in each cascode stage.
- 4. The amplifier of claim 1, the deselecting means including means for disconnecting the amplifier from downstream circuitry.
- 5. A photosensitive apparatus, comprising:a set of photosensors, each photosensor outputting a voltage signal relating to an intensity of light thereon; a set of amplifiers, each amplifier in the set of amplifiers being associated with a photosensor in the set of photosensors, for amplifying a voltage signal from the photosensor; and means for sending a deselection signal to any amplifier; each amplifier including an input stage having a first differential pair including two p-devices and a second differential pair, complementary to the first differential pair, including two n-devices; a first load device for supplying current to the first differential pair and a second load device for supplying current to the second differential pair, the first load device and the second load device being biased at a common bias node; self-biasing circuitry for generating a bias at the bias node; and means for deselecting the amplifier in response to the deselection signal, the deselecting means including means for grounding the bias node and means for eliminating current in the self-biasing circuitry in response to the deselection signal.
- 6. The apparatus of claim 5, wherein the self-biasing circuitry includes two complementary cascode stages associated with the bias node.
- 7. The apparatus of claim 6, wherein the means for eliminating the current in the self-biasing circuitry includes means for shutting off an n-device in each cascode stage.
- 8. The apparatus of claim 5, the deselecting means including means for disconnecting an amplifier from downstream circuitry.
- 9. The apparatus of claim 5, the means for sending a deselection signal to any amplifier including a shift register having set of stages, each stage being associated with an amplifier.
Parent Case Info
The following U.S. patent is hereby incorporated by reference: U.S. Pat. No. 5,493,423, “Resettable Pixel Amplifier for an Image Sensor Array”, assigned to the Assignee hereof.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
Bazes, “Two Novel Fully Complementary Self-Biased CMOS Differential Amplifiers”, IEEE Journal of Solid-State Circuits, vol. 26, No. 2, Feb. 1991, pp. 165-168. |