Claims
- 1. A method for manufacturing a semiconductor device, comprising steps of:forming a plurality of conductive lines on a substrate, the conductive lines comprising first portions having a first distance between two proximate conductive lines and second portions having a second distance greater than the first distance between the two proximate conductive lines; selectively forming at least one air gap insulation region between the first portions of the two proximate conductive lines; forming a covering dielectric layer over the substrate, the plurality of conductive lines, and the air gap insulation region; wherein the step of forming the plurality of conductive lines further comprises: forming an initial dielectric layer on the substrate; forming a photoresist layer on the initial dielectric layer; patterning the photoresist layer to define first slot openings for the plurality of conductive lines and at least one second slot opening for the air gap insulation region within the initial dielectric layer; exposing the initial dielectric layer to an etchant to remove unmasked portions of the initial dielectric layer and to form the first and second slot openings within the initial dielectric layer; and forming the plurality of conductive lines by filling the first slot openings with a conductive material.
- 2. The method of claim 1, wherein the covering dielectric layer comprises TEOS.
- 3. The method of claim 1, wherein the initial dielectric layer comprises a low k material.
- 4. The method of claim 3, wherein the low k dielectric material is one of benzocyclobutene (BCB), hydrogen silisesquioxane (HSQ) or FLARE.
- 5. The method of claim 1, further comprising the step of forming sidewall spacers on side surfaces of the second slot openings after exposing the initial dielectric layer to the etchant.
- 6. The method of claim 1, wherein the covering dielectric layer is formed over the initial dielectric layer, the plurality of conductive lines and the at least one air gap insulation region.
RELATED APPLICATIONS
This application claims priority from Provisional Application Ser. No. 60/149,441, filed on Aug. 18, 1999, the entire disclosure of which is hereby incorporated by reference therein.
US Referenced Citations (6)
Foreign Referenced Citations (3)
Number |
Date |
Country |
63-098134 |
Apr 1988 |
JP |
02-151032 |
Nov 1990 |
JP |
07-326670 |
Dec 1995 |
JP |
Non-Patent Literature Citations (1)
Entry |
B. Shiek et al., Air-Gap Formation During IMD Deposition to Lower Interconnect Capacitance. IEEE 1998, pp. 16-18. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/149441 |
Aug 1999 |
US |