Claims
- 1. A method for wet-etching integrated circuit structures that contain both silicon nitride and silicon oxide portions, comprising the steps of:(a.) preparing an etchant bath that predominantly comprises hot phosphoric acid at a temperature above the flash point of liquid TEOS in air; (b.) injecting, directly into said bath below its surface, a liquid-phase precursor of silicic acid, the precursor comprising liquid TEOS; and (c.) after said steps (a.) and (b.), placing partially fabricated integrated circuit wafers into said bath to selectively etch silicon nitride portions of the integrated circuit structure relative to the silicon oxide portions.
- 2. The method of claim 1, wherein said step (b.) increases the silicic acid concentration of said bath to greater than 0.01 molar prior to said step (c.).
Parent Case Info
This application claims priority under 35 USC §119(e) (1) of provisional application Ser. No. 60/070,226 filed Dec. 31, 1997.
US Referenced Citations (7)
Non-Patent Literature Citations (1)
Entry |
Wolheiter, V. D., “Silicon nitride Ledge Removal Techniques for Integrated Circuit Devices”, J. Electrochemical Society: Solid-State Science and technology, pp. 1736-1738, Dec. 1975. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/070226 |
Dec 1997 |
US |