Claims
- 1. A method of forming a semiconductor structure comprising the steps of:providing a structure including at least one patterned semiconducting body region, said at least one patterned semiconducting body region is present atop an insulating layer; depositing a planarizing material atop said structure including said at least one patterned semiconducting body region, said planarizing material having a lesser thickness atop said at least one pattemed semiconducting body than a remaining portion of said structure; forming a patterned photoresist atop said planarizing material, wherein during said forming of said pattered photoresist said lesser thickness of said planarizing material creates an overexposed portion of said patterned photoresist atop said at least one semiconducting body; and etching said at least one patterned semiconducting body region to form a first region, a second region and a third region, said first region having a first horizontal width and said second and third regions having a second horizontal width that is greater than said first horizontal width, each of said second and third regions having tapered portions abutting said first region with a horizontal width that varies in a substantially linear manner from said first horizontal width to said second horizontal width, wherein said tapered portions are defined by said overexposed portion of said patterned photoresist.
- 2. The method of claim 1 wherein said structure is formed utilizing lithography and etching.
- 3. The method of claim 1 wherein said etching includes a controlled oxide reaction (COR) etching process.
- 4. The method of claim 3 wherein said COR etching process is performed in a plasma comprising HF and ammonia.
- 5. The method of claim 1 wherein a patterned hard mask is employed in forming said structure.
- 6. The method of claim 5 wherein a portion of said patterned hard mask contains sacrificial spacers formed thereon.
- 7. The method of claim 1 further comprising a step of forming a gate dielectric about said first region.
- 8. The method of claim 7 further comprising forming a gate electrode atop said gate dielectric.
- 9. The method of claim 1 further comprising forming source and drain regions into said second and third regions.
- 10. The method of claim 1 further comprising forming silicide regions atop said second and third regions.
RELATED APPLICATIONS
This application is a divisional of U.S. application Ser. No. 09/683,626, filed Jan. 28, 2002 now U.S. Pat. No. 6,583,469.
US Referenced Citations (10)
Non-Patent Literature Citations (2)
Entry |
Yang, et al., “Scaling the Si MOSFET: From Bulk to SOI to Bulk”, IEEE Transactions on Electron Devices, vol. 39, No. 7, Jul. 1992. |
Jong-Ho Lee, et al., “Super Self-Aligned Double-Gate (SSDG) MOSFET's Utilizing Oxidation Rate Difference and Selective Epitaxy”, Microsystems Technology Laboratories, Massachusetts Institute of Technology, Cambridge, MA. |