This invention relates generally to semiconductor devices, and more particularly to the structure and fabrication methods of metal-oxide-semiconductor (MOS) devices.
With the scaling of integrated circuits, metal-oxide-semiconductor (MOS) devices are becoming increasingly smaller. The junction depths of the MOS devices are also reduced accordingly. This reduction causes technical difficulties during the formation processes. For example, small MOS devices demand high doping concentrations in source and drain regions in order to reduce sheet resistance in the source and drain regions. This results in the doping profiles to be more abrupt.
The formation methods shown in
Therefore, what is needed in the art is a new MOS device structure having reduced leakage currents and a reduced source/drain resistance, and manufacturing methods for forming the same.
In accordance with one aspect of the present invention, a method of forming a semiconductor structure includes providing a semiconductor substrate; forming a gate dielectric over the semiconductor substrate, wherein the semiconductor substrate and a sidewall of the gate dielectric has a joint point; forming a gate electrode over the gate dielectric; forming a mask layer over the semiconductor substrate and the gate electrode, wherein a first portion of the mask layer adjacent the joint point is at least thinner than a second portion of the mask layer away from the joint point; after the step of forming the mask layer, performing a halo/pocket implantation to introduce a halo/pocket impurity into the semiconductor substrate; and removing the mask layer after the halo/pocket implantation.
In accordance with another aspect of the present invention, a method of forming a semiconductor structure includes providing a semiconductor substrate; forming a gate dielectric over the semiconductor substrate, wherein the semiconductor substrate and a sidewall of the gate dielectric has a joint point; forming a gate electrode over the gate dielectric; blanket forming a mask layer; etching the mask layer to remove a first portion of the mask layer adjacent the joint point, wherein the joint point is exposed, and wherein a second portion of the mask layer away from the joint point remains; performing a halo/pocket implantation after the step of etching the mask layer; removing the mask layer after the halo/pocket implantation; and forming a source/drain extension (SDE) region.
In accordance with yet another aspect of the present invention, a semiconductor structure includes a semiconductor substrate; a gate dielectric over the semiconductor substrate; a gate electrode over the gate dielectric; a SDE region in the semiconductor substrate and adjacent the gate dielectric, wherein the SDE region comprises a first impurity of a first conductivity type; a halo/pocket region in the semiconductor substrate and adjacent the gate dielectric, wherein the halo/pocket region comprises a second impurity of a second conductivity type opposite the first conductivity type; and a source/drain region adjacent the gate dielectric. From a top surface of the source/drain region into the source/drain region, a concentration of the second impurity decreases substantially gradually.
In accordance with yet another aspect of the present invention, a semiconductor structure includes a semiconductor substrate; a gate dielectric on the semiconductor substrate; a gate electrode over the gate dielectric; a SDE region in the semiconductor substrate and adjacent the gate dielectric, wherein the SDE region is formed of a first impurity of a first conductivity type; a halo/pocket region in the semiconductor substrate and adjacent the gate dielectric, wherein the halo/pocket region is formed of a second impurity having a second conductivity type opposite the first conductivity type; and a source/drain region adjacent the gate dielectric. The concentration of the second impurity is the highest in a region close to an edge of the gate dielectric. From portions of the source/drain region close to the edge of the gate dielectric to portions of the source/drain region away from the edge of the gate dielectric, the concentration of the second impurity gradually decreases.
The advantageous features of the present invention include reduced source/drain and SDE sheet resistances and reduced band-to-band leakage currents.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
The intermediate stages of manufacturing embodiments of the present invention are provided. Throughout the various views and illustrative embodiments of the present invention, like reference numbers are used to designate like elements. In the following discussions, the formation of an exemplary n-type metal-oxide-semiconductor (NMOS) device is described to explain the concept of the present invention. However, the teaching of the present invention is readily applicable to the formation of PMOS devices.
Referring again to
Gate electrode layer 24 is formed on gate dielectric layer 22. In one embodiment, gate electrode layer 24 includes polysilicon. Alternatively, gate electrode layer 24 includes other commonly used conductive materials such as metals, metal nitrides, metal silicides, and combinations thereof. The methods for forming gate dielectric layer 22 and gate electrode layer 24 include chemical vapor depositions (CVD) such as low temperature CVD (LTCVD), low pressure CVD (LPCVD), rapid thermal CVD (RTCVD), plasma enhanced CVD (PECVD), and other commonly used methods such as sputtering, physical vapor deposition (PVD), and the like. Gate electrode layer 24 and gate dielectric layer 22 are then patterned to form gate stack 26, which includes gate dielectric 28 and gate electrode 30, as is shown in
Referring to
In an exemplary embodiment wherein mask layer 32 is formed using PECVD, the portions of mask layer 32 adjacent joint points 36 are naturally less condense than portions 321 and 322. An isotropic etching will hence be able to cause the removal of portions of mask layer 32 adjacent joint points 36, while leaving portions 321 and 322. Mask portions 321 and 322, however, will also be thinned. Alternatively, openings 34 may be formed using other applicable methods, for example, by forming a photo resist to protect portions 321 and 322, and etching mask layer 32 through openings in the photo resist.
Next, as also shown in
With openings 34 in mask layer 32, the halo/pocket impurity penetrates into portions of substrate 20 close to joint points 36, forming halo/pocket regions 40. Since the implantations are tilted, halo/pocket regions 40 extend underlying gate electrode 30. In the preferred embodiment, mask layer 32 is thick enough to absorb at least a significant amount of the halo/pocket impurity. Accordingly, in the substrate regions under mask portions 321, the highest concentration of the halo/pocket impurity is preferably in mask portions 321 (and 322). This desirable result may be obtained by adjusting the material, and/or the thickness T1 of mask portions 321, and by adjusting the energy and species of the halo/pocket implantation. As a result, from the surface of substrate 20 into substrate 20 (in the direction of arrows 46), the concentration of the halo/pocket impurity gradually decreases. If mask portions 321 are thick enough to absorb substantially all of implanted halo/pocket impurity, then it will also be observed that in the direction of arrows 50, the concentration of the halo/pocket impurity decreases substantially gradually.
Referring to
Gate spacers 56 are then formed, as shown in
Next, source/drain regions 58 are formed, preferably by implanting an n-type impurity. Gate electrode 30 and gate spacers 56 act as masks so that the source/drain regions 58 are substantially aligned to the outer edges of gate spacers 56. The details for forming source/drain regions 58 are well known in the art, and hence are not repeated herein. Source/drain regions 58 have a much higher n-type impurity concentration than the halo/pocket impurity, and hence the p-type impurity in the source/drain regions 58 is neutralized.
Source/drain silicide regions 59 are formed on source/drain regions 58. As is known in the art, the formation of source/drain silicide regions 59 may include blanket forming a metal layer (not shown), performing an annealing to react the metal layer with silicon, and removing un-reacted metal portion of the metal layer.
In the embodiments discussed in the preceding paragraphs, halo/pocket regions 40 are formed before the formation of SDE regions 54.
Although the formation of NMOS devices are discussed in the preceding paragraphs, the teaching of the present invention is readily available for forming PMOS devices, with the types of the respective SDE regions, halo/pocket regions, and source/drain regions inverted.
By using the embodiments of the present invention, the sheet resistances of source/drain regions may be reduced. This is partially due to the fact that the halo/pocket impurity is partially masked by mask layer 32, and removed with the removal of mask layer 32. The adverse neutralization of the source/drain impurity by the halo/pocket impurity is thus reduced. Simulations are performed to compare the sheet resistances of embodiments of the present invention to that of conventional MOS devices, wherein the halo/pocket regions of the conventional MOS devices are formed without the masking of mask layer 32. The simulation results revealed the sheet resistances of the conventional PMOS and NMOS devices are about 190 ohm/sq and about 135 ohm/sq, respectively. As a comparison, the sheet resistances of the PMOS and NMOS embodiments of the present invention are reduced to about 159 ohm/sq and about 100 ohm/sq, respectively.
An additional advantageous feature of the present invention is that the majority of the source/drain regions (the regions underlying mask portions 321) are free from the halo/pocket impurity, and the band-to-band tunneling leakage currents are thus reduced due to reduced leakage areas.
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Number | Name | Date | Kind |
---|---|---|---|
5114868 | Yoshida | May 1992 | A |
5364807 | Hwang | Nov 1994 | A |
6093637 | Kishimoto et al. | Jul 2000 | A |
6362062 | Nandakumar | Mar 2002 | B1 |
6396103 | Riccobene et al. | May 2002 | B1 |
6432781 | Wasshuber | Aug 2002 | B2 |
6569606 | Wu et al. | May 2003 | B1 |
6579751 | Tran | Jun 2003 | B2 |
6596598 | Krivokapic et al. | Jul 2003 | B1 |
6855984 | Wu et al. | Feb 2005 | B1 |
7052965 | Park et al. | May 2006 | B2 |
7157357 | Kim | Jan 2007 | B2 |
7192836 | Ghaemmaghami et al. | Mar 2007 | B1 |
7419863 | Bulucea | Sep 2008 | B1 |
7470605 | Kim | Dec 2008 | B2 |
7910450 | Chinthakindi et al. | Mar 2011 | B2 |
20020137293 | Chen et al. | Sep 2002 | A1 |
20050151172 | Takemura et al. | Jul 2005 | A1 |
20070197042 | Brask | Aug 2007 | A1 |
Number | Date | Country |
---|---|---|
101093804 | Dec 2007 | CN |
2001-267562 | Sep 2001 | JP |
2001267562 | Sep 2001 | JP |
Number | Date | Country | |
---|---|---|---|
20090233410 A1 | Sep 2009 | US |