Claims
- 1. An electrically programmable and erasable memory device comprising:
a substrate of semiconductor material having a first conductivity type and a surface; first and second spaced-apart regions formed in the substrate and having a second conductivity type, with a channel region defined in the substrate therebetween having a first portion and a second portion; an electrically conductive floating gate having first and second elongated portions joined together at proximal ends thereof in a non-linear manner, wherein the floating gate first portion extends along and is insulated from the channel region second portion for controlling a conductivity of the channel region second portion, and wherein the floating gate second portion is positioned for capacitive coupling with the first region; and an electrically conductive control gate disposed adjacent to and insulated from the channel region first portion for controlling a conductivity of the channel region first portion.
- 2. The device of claim 1, further comprising:
a block of conductive material disposed over and electrically connected to the first region, wherein the floating gate second portion extends along and is insulated from a surface of the conductive material block..
- 3. The device of claim 2, wherein the control gate includes a first portion disposed adjacent to and insulated from a distal end of the floating gate first portion, and a second portion disposed adjacent to and insulated from the channel region first portion.
- 4. The device of claim 2, wherein the floating gate second portion extends in a direction substantially perpendicular to the substrate surface.
- 5. The device of claim 4, wherein the floating gate is substantially L-shaped.
- 6. The device of claim 5, wherein the channel region is substantially linear.
- 7. The device of claim 3, wherein the control gate further includes a third portion that is disposed over and insulated from a distal end of the floating gate second portion.
- 8. The device of claim 7, further comprising:
a spacer of insulating material disposed over the floating gate first portion and laterally adjacent to the floating gate second portion.
- 9. The device of claim 1, further comprising:
a trench formed into the substrate surface, wherein the second region is formed underneath the trench, and wherein the channel region first portion extends substantially along a sidewall of the trench and the channel region second portion extends substantially along the surface of the substrate.
- 10. The device of claim 9, wherein the control gate includes a first portion disposed adjacent to and insulated from a distal end of the floating gate first portion, and a second portion extending into the trench and disposed adjacent to and insulated from the channel region first portion.
- 11. The device of claim 9, wherein the channel region further includes a third portion that extends underneath at least a portion of the trench.
- 12. The device of claim 9, wherein the channel region first and second portions are non-linear with respect to each other, with the channel region first portion extending in a direction directly toward the floating gate first portion to define a path for programming the floating gate.
- 13. The device of claim 1, further comprising:
a trench formed into the substrate surface, wherein the first region is formed underneath the trench, and wherein the channel region second portion extends substantially along a sidewall of the trench and the channel region first portion extends substantially along the surface of the substrate.
- 14. The device of claim 13, wherein the floating gate second portion extends over and is insulated from a bottom surface of the trench, and wherein the floating gate first portion extends along and is insulated from the sidewall of the trench.
- 15. The device of claim 14, wherein the floating gate first portion includes an upper segment that extends above the substrate surface, and wherein the control gate is disposed laterally adjacent to and insulated from the floating gate upper segment.
- 16. The device of claim 15, wherein the control gate includes a portion disposed over and insulated from a distal end of the floating gate upper segment.
- 17. The device of claim 13, further comprising:
a block of conductive material having at least a lower portion thereof disposed in the trench laterally adjacent to and insulated from the floating gate.
- 18. The device of claim 17, wherein the lower portion of the conductive material block is disposed over and insulated from the first region.
- 19. An array of electrically programmable and erasable memory devices comprising:
a substrate of semiconductor material having a first conductivity type and a surface; spaced apart isolation regions formed on the substrate which are substantially parallel to one another and extend in a first direction, with an active region between each pair of adjacent isolation regions; each of the active regions including a plurality of memory cells, each of the memory cells comprising:
first and second spaced-apart regions formed in the substrate and having a second conductivity type, with a channel region defined in the substrate therebetween having first and second portions, an electrically conductive floating gate having first and second elongated portions joined together at proximal ends thereof in a non-linear manner, wherein the floating gate first portion extends along and is insulated from the channel region second portion for controlling a conductivity of the channel region second portion, and wherein the floating gate second portion is positioned for capacitive coupling with the first region, and an electrically conductive control gate disposed adjacent to and insulated from the channel region first portion for controlling a conductivity of the channel region first portion.
- 20. The array of claim 19, further comprising:
a plurality of blocks of conductive material each disposed over and electrically connected to one of the first regions, wherein each of the floating gate second portions extends along and is insulated from a surface of one of the conductive material blocks.
- 21. The array of claim 19, wherein each of the control gates includes a first portion disposed adjacent to and insulated from a distal end of one of the floating gate first portions, and a second portion disposed adjacent to and insulated from one of the channel region first portions.
- 22. The array of claim 19, wherein each of the floating gate second portions extends in a direction substantially perpendicular to the substrate surface.
- 23. The array of claim 22, wherein each of the floating gates is substantially L-shaped.
- 24. The array of claim 23, wherein each of the channel regions is substantially linear.
- 25. The array of claim 21, wherein each of the control gates further includes a third portion that is disposed over and insulated from a distal end of one of the floating gate second portions.
- 26. The array of claim 25, further comprising:
a plurality of spacers of insulating material each disposed over one of the floating gate first portions and laterally adjacent to one of the floating gate second portions.
- 27. The array of claim 21, further comprising:
a plurality of conductive control lines each extending across the active and isolation regions in a second direction perpendicular to the first direction, wherein each of the control lines electrically connecting together one of the control gates from each of the active regions.
- 28. The array of claim 21, further comprising:
a plurality of conductive source lines each extending across the active and isolation regions in a second direction perpendicular to the first direction, wherein each of the source lines electrically connecting together one of the conductive material blocks from each of the active regions.
- 29. The array of claim 19, further comprising:
a plurality of trenches formed into the substrate surface which are substantially parallel to one another and extend in a second direction substantially perpendicular to the first direction, wherein each of the second regions is formed underneath one of the trenches, and wherein each of the channel region first portions extends substantially along a sidewall of one of the trenches and each of the channel region second portions extends substantially along the surface of the substrate.
- 30. The array of claim 29, each of the control gates includes a first portion disposed adjacent to and insulated from a distal end of one of the floating gate first portions, and a second portion extending into one of the trenches and disposed adjacent to and insulated from one of the channel region first portions.
- 31. The array of claim 29, wherein each of the channel regions further includes a third portion that extends underneath at least a portion of one of the trenches.
- 32. The array of claim 29, wherein for each of the channel regions, the first and second portions thereof are non-linear with respect to each other, with the channel region first portion extending in a direction directly toward one of the floating gate first portions to define a path for programming the one floating gate.
- 33. The array of claim 19, further comprising:
a plurality of trenches formed into the substrate surface which are substantially parallel to one another and extend in a second direction substantially perpendicular to the first direction, wherein each of the first regions is formed underneath one of the trenches, and wherein each of the channel region second portions extends substantially along a sidewall of one of the trenches and each of the channel region first portions extends substantially along the surface of the substrate.
- 34. The array of claim 33, wherein each of the floating gate second portions extends over and is insulated from a bottom surface of one of the trenches, and wherein each of the floating gate first portions extends along and is insulated from one of the trench sidewalls.
- 35. The array of claim 34, wherein each of the floating gate first portions includes an upper segment that extends above the substrate surface, and wherein each of the control gates is disposed laterally adjacent to and insulated from one of the floating gate upper segments.
- 36. The array of claim 35, wherein each of the control gates includes a portion disposed over and insulated from a distal end of one of the floating gate upper segments.
- 37. The array of claim 33, further comprising:
a plurality of conductive material blocks each having at least a lower portion thereof disposed in one of the trenches laterally adjacent to and insulated from one of the floating gates.
- 38. The array of claim 37, wherein the lower portion of each of the conductive material blocks is disposed over and insulated from one of the first regions.
- 39. A method of forming a semiconductor memory cell, comprising the steps of:
forming first and second spaced-apart regions in a semiconductor substrate, with a channel region defined in the substrate therebetween having a first portion and a second portion, wherein the substrate has a first conductivity type and a surface, and the first and second regions have a second conductivity type; forming an electrically conductive floating gate having first and second elongated portions joined together at proximal ends thereof in a non-linear manner, wherein the floating gate first portion is formed to extend along and be insulated from the channel region second portion for controlling a conductivity of the channel region second portion, and wherein the floating gate second portion is positioned for capacitive coupling with the first region; and forming an electrically conductive control gate disposed adjacent to and insulated from the channel region first portion for controlling a conductivity of the channel region first portion.
- 40. The method of claim 39, further comprising the step of:
forming a block of conductive material disposed over and electrically connected to the first region, wherein the floating gate second portion extends along and is insulated from a surface of the conductive material block.
- 41. The method of claim 40, wherein the control gate is formed with a first portion disposed adjacent to and insulated from a distal end of the floating gate first portion, and with a second portion disposed adjacent to and insulated from the channel region first portion.
- 42. The method of claim 40, wherein the floating gate second portion is formed to extend in a direction substantially perpendicular to the substrate surface.
- 43. The method of claim 42, wherein the floating gate is formed with a substantially L-shape.
- 44. The method of claim 41, wherein the control gate is formed with a third portion that is disposed over and insulated from a distal end of the floating gate second portion.
- 45. The method of claim 40, wherein the formation of the floating gate includes the steps of:
forming insulation material over the substrate surface, and over and along a side surface of the conductive material block; forming a layer of conductive material along the insulation material; forming an insulation spacer on the insulation material, leaving portions of the conductive material layer exposed; removing the exposed portions of the conductive material layer, wherein the portion of the conductive material layer between the insulation material and the insulation spacer constitutes the floating gate.
- 46. The method of claim 39, further comprising the step of:
forming a trench into the substrate surface, wherein the second region is formed underneath the trench, and wherein the channel region first portion extends substantially along a sidewall of the trench and the channel region second portion extends substantially along the surface of the substrate.
- 47. The method of claim 46, wherein the control gate is formed with a first portion disposed adjacent to and insulated from a distal end of the floating gate first portion, and with a second portion extending into the trench and disposed adjacent to and insulated from the channel region first portion.
- 48. The method of claim 46, wherein the channel region further includes a third portion that extends underneath at least a portion of the trench.
- 49. The method of claim 46, wherein the channel region first and second portions are non-linear with respect to each other, with the channel region first portion extending in a direction directly toward the floating gate first portion to define a path for programming the floating gate.
- 50. The method of claim 46, wherein the formation of the control gate includes the steps of:
depositing conductive material into the trench; forming a spacer of material over a portion of the deposited conductive material, leaving a portion of the deposited conductive material exposed; and performing an anisotropic etch to remove the exposed portion of the deposited conductive material.
- 51. The method of claim 39, further comprising the step of:
forming a trench into the substrate surface, wherein the first region is formed underneath the trench, and wherein the channel region second portion extends substantially along a sidewall of the trench and the channel region first portion extends substantially along the surface of the substrate.
- 52. The method of claim 51, wherein the floating gate second portion is formed to extend over and be insulated from a bottom surface of the trench, and wherein the floating gate first portion is formed to extend along and be insulated from the sidewall of the trench.
- 53. The method of claim 52, wherein the floating gate first portion is formed with an upper segment that extends above the substrate surface, and wherein the control gate is formed laterally adjacent to and insulated from the floating gate upper segment.
- 54. The method of claim 53, wherein the control gate is formed with a portion thereof that is disposed over and insulated from a distal end of the floating gate upper segment.
- 55. The method of claim 52, wherein the formation of the floating gate includes the steps of:
forming insulation material along the sidewall and bottom surface of the trench; forming a layer of conductive material along the insulation material; forming an insulation spacer on the insulation material, leaving portions of the conductive material layer exposed; and removing the exposed portions of the conductive material layer, wherein the portion of the conductive material layer between the insulation material and the insulation spacer constitutes the floating gate.
- 56. The method of claim 52, further comprising the step of:
forming a block of conductive material having at least a lower portion thereof disposed in the trench laterally adjacent to and insulated from the floating gate.
- 57. The method of claim 56, wherein the lower portion of the conductive material block is formed over and insulated from the first region.
- 58. A method of forming an array of semiconductor memory cells, comprising the steps of:
forming a plurality of first and second spaced-apart regions of a second conductivity type in a semiconductor substrate of a first conductivity type, with a plurality of channel regions each defined in the substrate between one of the first regions and one of the second regions, wherein each channel region includes a first portion and a second portion, and wherein the substrate has a surface; forming a plurality of electrically conductive floating gates each having first and second elongated portions joined together at proximal ends thereof in a non-linear manner, wherein each of the floating gate first portions is formed to extend along and be insulated from one of the channel region second portions for controlling a conductivity of the one channel region second portion, and wherein each of the floating gate second portions is positioned for capacitive coupling with one of the first regions; and forming a plurality of electrically conductive control gates each disposed adjacent to and insulated from one of the channel region first portions for controlling a conductivity of the one channel region first portion.
- 59. The method of claim 58, further comprising the step of:
forming a plurality of conductive material blocks each disposed over and electrically connected to one of the first regions, wherein each of the floating gate second portions extends along and is insulated from a surface of one of the conductive material blocks.
- 60. The method of claim 59, wherein each of the control gates is formed with a first portion disposed adjacent to and insulated from a distal end of one of the floating gate first portions, and with a second portion disposed adjacent to and insulated from one of the channel region first portions.
- 61. The method of claim 59, wherein each of the floating gate second portions is formed to extend in a direction substantially perpendicular to the substrate surface.
- 62. The method of claim 61, wherein each of the floating gates is formed with a substantially L-shape.
- 63. The method of claim 60, wherein each of the control gates is formed with a third portion that is disposed over and insulated from a distal end of one of the floating gate second portions.
- 64. The method of claim 59, wherein the formation of the floating gates includes the steps of:
forming insulation material over the substrate surface, and over and along side surfaces of the conductive material blocks; forming a layer of conductive material along the insulation material; forming insulation spacers on the insulation material, leaving portions of the conductive material layer exposed; and removing the exposed portions of the conductive material layer, wherein the portions of the conductive material layer between the insulation material and the insulation spacers constitute the floating gates.
- 65. The method of claim 58, further comprising the step of:
forming a plurality of trenches into the substrate surface, wherein each of the second regions is formed underneath one of the trenches, and wherein each of the channel region first portions extends substantially along a sidewall of one of the trenches and each of the channel region second portions extends substantially along the surface of the substrate.
- 66. The method of claim 65, wherein each of the control gates is formed with a first portion disposed adjacent to and insulated from a distal end of one of the floating gate first portions, and with a second portion extending into one of the trenches and disposed adjacent to and insulated from one of the channel region first portions.
- 67. The method of claim 65, wherein each of the channel regions further includes a third portion that extends underneath at least a portion of one of the trenches.
- 68. The method of claim 65, wherein for each of the channel regions the first and second portions thereof are non-linear with respect to each other, with the channel region first portion extending in a direction directly toward one of the floating gate first portions to define a path for programming the one floating gate.
- 69. The method of claim 65, wherein the formation of the control gates includes the steps of:
depositing conductive material into the trenches; forming spacers of material over portions of the deposited conductive material, leaving portions of the deposited conductive material exposed; and performing an anisotropic etch to remove the exposed portions of the deposited conductive material.
- 70. The method of claim 58, further comprising the step of:
forming a plurality of trenches into the substrate surface, wherein each of the first regions is formed underneath one of the trenches, and wherein each of the channel region second portions extends substantially along a sidewall of one of the trenches and each of the channel region first portions extends substantially along the surface of the substrate.
- 71. The method of claim 70, wherein each of the floating gate second portions is formed to extend over and be insulated from a bottom surface of one of the trenches, and wherein each of the floating gate first portions is formed to extend along and be insulated from the sidewall of one of the trenches.
- 72. The method of claim 71, wherein each of the floating gate first portions is formed with an upper segment that extends above the substrate surface, and wherein each of the control gates is formed laterally adjacent to and insulated from one of the floating gate upper segments.
- 73. The method of claim 72, wherein each of the control gates is formed with a portion thereof that is disposed over and insulated from a distal end of one of the floating gate upper segments.
- 74. The method of claim 71, wherein the formation of the floating gates includes the steps of:
forming insulation material along the sidewalls and bottom surfaces of the trenches; forming a layer of conductive material along the insulation material; forming insulation spacers on the insulation material, leaving portions of the conductive material layer exposed; and removing the exposed portions of the conductive material layer, wherein the portions of the conductive material layer between the insulation material and the insulation spacers constitute the floating gates.
- 75. The method of claim 70, further comprising the step of:
forming a plurality of blocks of conductive material each having at least a lower portion thereof disposed in one of the trenches laterally adjacent to and insulated from one of the floating gates.
- 76. The method of claim 75, wherein the lower portion of each of the conductive material blocks is formed over and insulated from one of the first regions.
Parent Case Info
[0001] This application claims the benefit of U.S. Provisional Application No. 60/369,276, filed Apr. 1, 2002, and entitled Raised Source—SuperFlash Trench Cell; of U.S. Provisional Application No. 60/370,610, filed Apr. 5, 2002, and entitled High Coupling Non-Volatile Trench Memory Cell; of U.S. Provisional Application No. 60/370,888, filed Apr. 5, 2002, and entitled High Coupling Non-Volatile Trench Memory Cell; and of U.S. Provisional Application No. 60/391,663, filed Jun. 25, 2002, and entitled High Coupling Planar Cell With L-Shaped Floating Gate.
Provisional Applications (4)
|
Number |
Date |
Country |
|
60369276 |
Apr 2002 |
US |
|
60370610 |
Apr 2002 |
US |
|
60370888 |
Apr 2002 |
US |
|
60391663 |
Jun 2002 |
US |