Claims
- 1. A method of making a self-aligned electrically programmable and erasable memory device comprising the steps of:
- defining a substrate;
- growing a first layer of dielectric material over said substrate;
- depositing a layer of silicon over said first layer;
- masking said layer of silicon to define a floating gate region;
- implanting ions in said layer of silicon in said floating gate region to render said region conductive;
- implanting ions through said floating gate region into said substrate;
- patterning and forming a floating gate in the floating gate region;
- depositing a second layer of dielectric material over said floating gate and said substrate;
- patterning and forming a control gate; and
- defining a drain and a source region in said substrate.
- 2. The method of claim 1 wherein said masking step further comprises:
- covering said layer of silicon with a protective material; and
- removing a portion of said protective material to define a floating gate region.
- 3. The method of claim 2 further comprises the step of:
- annealing said layer of silicon to form recrystallized silicon, after said covering step.
- 4. The method of claim 2 wherein the patterning step to form the floating gate comprises the steps of:
- growing masking oxide on said floating gate region; and
- removing the remainder of said protective material and the silicon thereunder.
- 5. The method of claim 1 wherein said second layer of dielectric material is silicon dioxide.
- 6. The method of claim 5 wherein said depositing said second layer step further comprises:
- performing nitridization of said silicon dioxide to form a layer of oxynitride film.
- 7. The method of claim 2 wherein said covering step further comprises:
- depositing a layer of silicon nitride.
- 8. The method of claim 7 wherein said removing a portion of said protective material further comprises:
- depositing a layer of photoresist:
- removing a portion of said photoresist to expose the protective material; and
- removing the protective material with the remainder of the photoresist as the mask.
Parent Case Info
This application is a continuation-in-part application of a co-pending application Ser. No. 07/682,459, filed on Apr. 9, 1991, which is a continuation-in-part application of Ser. No. 07/467,907 filed on Jan. 22, 1990, now U.S. Pat. No. 5,029,130.
US Referenced Citations (14)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 0142252 |
May 1985 |
EPX |
| 8603621 |
Jun 1986 |
WOX |
Non-Patent Literature Citations (1)
| Entry |
| "A New NMOS Charge Storage Effect", by H. G. Dill et al., Solid State Electronics, 1969, vol. 12, pp. 981-987. |
Continuation in Parts (2)
|
Number |
Date |
Country |
| Parent |
682459 |
Apr 1991 |
|
| Parent |
467907 |
Jan 1990 |
|