Claims
- 1. A self-compensated digital delay semiconductor device comprising, in combination:
- a first delay chain having a plurality of delay element means each of which is for providing a digitally-selectable delay from input to output, said delay element means being configured with said output of each of said plurality of delay element means connected to said input of the successive delay element means in serial fashion;
- crystal-controlled oscillator means for providing an oscillating digital input to the first of said plurality of delay element means of said first delay chain, said oscillating digital input being substantially a square wave in shape;
- a monitor logic unit having a plurality of outputs comprising control words which are driven in response to the time a first digital signal edge arrives at a first input of said monitor logic unit when compared to the time a second digital signal edge arrives at a second input of said monitor logic unit, said first input being electrically coupled to the output of said first delay chain, and said second input being electrically coupled to said oscillating digital input of said crystal-controlled oscillator means;
- a second delay chain having a configuration of a plurality of delay element means each of which is for providing a digitally-selectable delay from input to output and each of which is identical in number to each of said plurality of delay element means of said first delay chain, having an input coupled to the digital signal to be delayed, and physically located adjacent to said first delay chain on a semiconductor die such that variations will affect said first delay chain and said second delay chain in the same manner;
- said plurality of delay element means of said first delay chain and said plurality of delay element means of said second delay chain each having a digitally-selectable delay from said input to said output provided by driving said control words of said monitor logic unit to a plurality of inputs comprising delay control inputs on each of said plurality of delay element means; and
- tap enable multiplexer means coupled to a plurality of the outputs of said plurality of delay element means in said second delay chain, having output taps and a plurality of tap select lines for selecting one of said outputs of said plurality of delay element means in said second delay chain to be electrically coupled to said output taps, said plurality of tap select lines being input lines to said tap enable multiplexer means.
- 2. A method for providing a self-compensated digital delay semiconductor device comprising the steps of:
- providing a first delay chain having a plurality of delay element means each of which is for providing a digitally-selectable delay from input to output, said delay element means being configured with said output of each of said plurality of delay element means connected to said input of the successive delay element means in serial fashion;
- providing crystal-controlled oscillator means for providing an oscillating digital input to the first of said plurality of delay element means of said first delay chain, said oscillating digital input being substantially a square wave in shape;
- providing a monitor logic unit having a plurality of outputs comprising control words which are driven in response to the time a first digital signal edge arrives at a first input of said monitor logic unit when compared to the time a second digital signal edge arrives at a second input of said monitor logic unit, said first input being electrically coupled to the output of said first delay chain, and said second input being electrically coupled to said oscillating digital input of said crystal-controlled oscillator means;
- providing a second delay chain having a configuration of a plurality of delay element means each of which is for providing a digitally-selectable delay from input to output and each of which is identical in number to each of said plurality of delay element means of said first delay chain means, having an input coupled to the digital signal to be delayed, and physically located adjacent to said first delay chain on the semiconductor die such that variations will affect said first delay chain and said second delay chain in the same manner;
- said plurality of delay element means of said first delay chain and said plurality of delay element means of said second delay chain each having a digitally-selectable delay from said input to said output provided by driving said control words of said monitor logic unit to a plurality of inputs comprising delay control inputs on each of said plurality of delay element means; and
- providing tap enable multiplexer means coupled to a plurality of the outputs of said plurality of delay element means in said second delay chain, having output taps and a plurality of tap select lines for selecting one of said outputs of said plurality of delay element means in said second delay chain to be electrically coupled to said output taps, said plurality of tap select lines being input lines to said tap enable multiplexer means.
- 3. The method of claim 2 further providing the step of:
- providing input edge detection means within said monitor logic unit that compares the input edge of said first input in relation to the input edge of said second input within a defined tolerance, and configures said control words to provide a step decrease in said control words when said input edge of said first input arrives after said input edge of said second input, and configures said control words to provide a step increase in said control words when said input edge of said first input arrives before said input edge of said second input, and maintains the current configuration of said control words when said input edge of said first input arrives at the same time as said input edge of said second input within said defined tolerance.
RELATED APPLICATION
This patent application is a continuation-in-part of our earlier parent patent application entitled "COMPENSATED DIGITAL DELAY SEMICONDUCTOR DEVICE WITH SELECTABLE OUTPUT TAPS AND METHOD THEREFOR", U.S. Ser. No. 07/836,078; filed Feb. 14, 1992, and in the same inventor names as the inventors of this patent application and the parent patent application is incorporated herein by reference thereto.
US Referenced Citations (5)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
836078 |
Feb 1992 |
|