Claims
- 1. In an integrated circuit, a buried semiconductor fuse structure comprising:
- a first electrical and thermal insulating layer formed on a substrate and having conductive lines formed thereon;
- a fuse link comprising a narrow strip and a contact positioned at each end of said narrow strip, each said contacts connecting at least one of said conductive lines;
- at least one second electrical and thermal insulating layer on said conductive lines and on said fuse link;
- a thermally conductive layer formed on said at least one second electrical and thermal insulating layer and covering said fuse link, said thermally conductive layer dissipating heat developed during electrical programming of said fuse link; and
- at least one electrical insulating layer formed on said thermally conductive layer and covering said fuse link, wherein
- said thermally conductive layer shields said at least one electrical insulating layer from excessive thermal energy generated within said fuse link during the electrical programming of said fuse.
- 2. The buried semiconductor fuse structure as recited in claim 1, wherein said thermally conductive layer further shields areas placed above said electrical insulating layer.
- 3. The buried semiconductor fuse as recited in claim 1, wherein said thermally conductive layer is selected from a group consisting of Cu, Al, W, Si, polysilicon, and other thermally conductive materials that can be deposited as a thin-film.
- 4. The buried semiconductor fuse as recited in claim 1, wherein an optimum thermal cooling capability for said fuse structure is obtained when ##EQU2## is maintained.
- 5. The buried semiconductor fuse as recited in claim 1, wherein said at least one second electrical and thermal insulating layer is SiO.sub.2.
- 6. The buried semiconductor fuse as recited in claim 1, wherein said at least one electrical insulating layer is polyimide.
- 7. The buried semiconductor fuse as recited in claim 1, wherein said at least one electrical insulating layer is SiO.sub.2.
- 8. The buried semiconductor fuse as recited in claim 1, wherein said electrical insulating layer further comprises at least one polyimide layer and at least one wiring layer.
- 9. The buried semiconductor fuse as recited in claim 1, wherein the bottom most of said at least one electrical insulating layer formed on top of the thermally conductive layer reaches a maximum temperature that remains below 200.degree. C. during programming.
- 10. In an integrated circuit, a buried semiconductor fuse structure comprising:
- a first electrical and thermal insulating layer formed on a substrate and having conductive lines formed thereon;
- a fuse link comprising a narrow strip and a contact positioned at each end of said narrow strip, each said contacts connecting at least one of said conductive lines;
- a thin SiO.sub.2 layer on said conductive lines and on said fuse link;
- a thermally conductive layer formed on said thin SiO.sub.2 layer and covering said fuse link, said thermally conductive layer dissipating heat developed during electrical programming of said fuse link; and
- at least one electrical insulating layer formed on said thermally conductive layer and covering said fuse link, wherein
- said thermally conductive layer shields said at least one electrical insulating layer from excessive thermal energy in said fuse link in the course of electrical programming said fuse.
Parent Case Info
This application is a continuation of application Ser. No. 08/258,162, filed Jun. 10, 1994, abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (6)
| Number |
Date |
Country |
| 54-105988 |
Aug 1979 |
JPX |
| 58-170 |
Aug 1983 |
JPX |
| 60-84838 |
May 1985 |
JPX |
| 62-37944 |
Feb 1987 |
JPX |
| 1-77141 |
Mar 1989 |
JPX |
| 2237446 |
May 1991 |
GBX |
Non-Patent Literature Citations (1)
| Entry |
| "Process and Structure for Laser Fuse Blowing", IBM Technical Disclosure Bulletin, vol. 31, No. 12 (May 1989) p. 93. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
258162 |
Jun 1994 |
|