Claims
- 1. A field memory self-refresh system comprising:
- control means for generating a shift clock signal and a transfer signal;
- row address means for generating a first address to be utilized during read and write operations and being incremented in response to an address clock signal; and
- an integrated dynamic random access memory including,
- dynamic memory means for storing data according to said first address during said write operation and for outputting data according to said first address during said read operation,
- column counter means for generating a column count signal in response to said shift clock signal,
- refresh address incrementing means, responsive to said column count signal, for producing an incrementing signal according to a decoding of said column count signal,
- refresh select signal generating means, responsive to said column count signal, for producing a refresh select signal according to a decoding of said column count signal,
- refresh address means, responsive to said incrementing signal, for generating a second address to be utilized in a refresh operation, said second address being not equal to said first address,
- selecting means, responsive to said refresh select signal, for applying a selected one of said first address and said second address to said dynamic memory means according to said refresh select signal,
- latch means for latching data read from said dynamic memory means during a read operation, and
- output means for serially outputting data from said latch means in response to said transfer signal.
- 2. The self-refresh system as claimed in claim 1, wherein said dynamic memory means is a field memory array for storing image data for a television system.
- 3. The self-refresh system as claimed in claim 1,
- said selecting means selects said second address after said transfer signal is generated and said dynamic memory means has a portion thereof refreshed according to said second address.
- 4. The self-refresh system as claimed in claim 1, wherein said address clock signal is said shift clock signal.
- 5. The self-refresh system as claimed in claim 1, wherein said address clock signal is said transfer signal, and said output means has transfer gates which transfer data from said latch means to an input/output (I/O) line.
- 6. The self-refresh system as claimed in claim 5, wherein a refresh operation is performed a plurality of times between successive occurrences of pulses of said transfer signal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
62-282732 |
Nov 1987 |
JPX |
|
Parent Case Info
This is continuation-in part application of U.S. Pat. application, Ser. No. 07/268,499, filed on Nov. 8, 1988, now U.S. Pat. No. 4,972,376.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4677592 |
Sakurai et al. |
Jun 1987 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
0212547 |
Mar 1987 |
EPX |
2111777 |
Jul 1983 |
GBX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
268499 |
Nov 1988 |
|