Claims
- 1. An integrated circuit comprising:
a first NMOS transistor; a first PMOS transistor; a second NMOS transistor; a second PMOS transistor; a first bias voltage node coupled to a first source/drain of the first NMOS transistor; a second bias voltage node coupled to a first source/drain of the second PMOS; a third bias voltage node coupled to a gate of the first PMOS transistor; a fourth bias voltage node coupled to a gate of the second NMOS transistor; a pull-up node coupling a second source/drain of the first NMOS transistor to a first source/drain of the first PMOS transistor; a pull-down node coupling a second source/drain of the second PMOS transistor to a first source/drain of the second NMOS transistor; an input node; a storage node coupling a second source/drain of the first PMOS transistor to a second source/drain of the second NMOS transistor; an output node; an input switch coupled to controllably communicate an input data value from the input node to a gate of the first NMOS transistor and to a gate of the second PMOS transistor; and an output switch coupled to controllably communicate a stored data value from the storage node to the output node.
- 2. The integrated circuit of claim 1,
wherein the first bias voltage node and the third bias voltage node are coupled so as to be equipotential with respect to each other; and wherein the second bias voltage node and the fourth bias voltage node are coupled so as to be equipotential with respect to each other.
- 3. The integrated circuit of claim 1,
wherein the third bias voltage node and the fourth bias voltage node are so as to be equipotential with respect to each other.
- 4. The integrated circuit of claim 1,
wherein the input switch and the output switch are controllable to cooperate such that, the input switch communicates an input data value from the input node to the gate of the first NMOS transistor and to the gate of the second PMOS transistor while the output switch isolates the storage node from the output node; and the output switch communicates a stored data value from the storage node to the output node while the input switch isolates the gate of the first NMOS transistor and the gate of the second PMOS transistor from the input node.
- 5. The integrated circuit of claim 1,
wherein the gate of the first NMOS transistor is coupled to the storage node; and wherein the gate of the second PMOS transistor is coupled to the storage node.
- 6. The integrated circuit of claim 1,
wherein the gate of the first NMOS transistor is coupled to the storage node; wherein the gate of the second PMOS transistor is coupled to the storage node; wherein the input switch and the output switch are controllable to cooperate such that, the input switch communicates an input data value from the input node to the storage node and to the gate of the first NMOS transistor and to the gate of the second PMOS transistor while the output switch isolates the storage node from the output node; and the output switch communicates an output data value from the storage node to the output node while the input switch isolates the storage node from the input node.
- 7. The integrated circuit of claim 1,
wherein the first and second NMOS transistors are depletion transistors; and wherein the first and second PMOS transistors are depletion transistors.
- 8. The integrated circuit of claim 1,
wherein the first and second NMOS transistors are depletion transistors; wherein the first and second PMOS transistors are depletion transistors; wherein the input switch includes at least one enhancement transistor; and wherein the output switch includes at least one enhancement transistor.
- 9. The integrated circuit of claim 1,
wherein the input switch includes an input transistor having a first source/drain coupled to the input node and having a second source/drain coupled to the gate of the first NMOS transistor and to the gate of the second PMOS transistor and having a gate that serves as an input switch control terminal.
- 10. The integrated circuit of claim 9,
wherein the input switch includes an enhancement type input transistor.
- 11. The integrated circuit of claim 9,
wherein the input switch includes an NMOS enhancement type input transistor.
- 12. The integrated circuit of claim 1,
wherein the input switch includes an input transistor having a first source/drain coupled to the input node and having a second source/drain coupled to the storage node and to the gate of the first NMOS transistor and to the gate of the second PMOS transistor and having a gate that serves as an input switch control terminal.
- 13. The integrated circuit of claim 12,
wherein the input switch includes an enhancement type input transistor.
- 14. The integrated circuit of claim 12,
wherein the input switch includes an NMOS enhancement type input transistor.
- 15. The integrated circuit of claim 12,
wherein the input switch includes a depletion type input transistor.
- 16. The integrated circuit of claim 12,
wherein the input switch includes an NMOS depletion type input transistor.
- 17. The integrated circuit of claim 1 further including:
a write bit line that includes the input node.
- 18. The integrated circuit of claim 1,
wherein the output switch includes,
a first output transistor, and a second output transistor, and a discharge path, the first output transistor having a first source/drain coupled to the discharge path and having a second source/drain coupled to a first source/drain of the second output transistor and having a gate coupled to the storage node, the second output transistor having a second source/drain coupled to the output node and having a gate that serves as an output switch control terminal.
- 19. The integrated circuit of claim 18,
wherein the first and second output transistors are an enhancement type transistors.
- 20. The integrated circuit of claim 18,
wherein the first and second output transistors are NMOS enhancement type transistors.
- 21. The integrated circuit of claim 18,
wherein the first and second output transistors are depletion type transistors.
- 22. The integrated circuit of claim 18,
wherein the first and second output transistors are an NMOS depletion type transistors.
- 23. The integrated circuit of claim 1 further including:
a read bit line that includes the output node.
- 24. The integrated circuit of claim 1 further including:
a read bit line that includes the output node; a reference voltage source; wherein the output switch includes,
a first output transistor, and a second output transistor, and a discharge path, the first output transistor having a first source/drain coupled to the discharge path and having a second source/drain coupled to a first source/drain of the second output transistor and having a gate coupled to the storage node, the second output transistor having a second source/drain coupled to the read bit line and having a gate that serves as an output switch control terminal; a sense amplifier for sensing a difference between a reference voltage level and a read bit line voltage level.
- 25. The integrated circuit of claim 1 further including
a write bit line that includes the input node; a read bit line that includes the output node; a reference voltage source; wherein the input switch includes an input transistor having a first source/drain coupled to the write bit line and having a second source/drain coupled to the storage node and to the gate of the first NMOS transistor and to the gate of the second PMOS transistor and having a gate that serves as an input switch control terminal; wherein the output switch includes,
a first output transistor, and a second output transistor, and a discharge path, the first output transistor having a first source/drain coupled to the discharge path and having a second source/drain coupled to a first source/drain of the second output transistor and having a gate coupled to the storage node, the second output transistor having a second source/drain coupled to the read bit line and having a gate that serves as an output switch control terminal; a sense amplifier for sensing a difference between a reference voltage level and a read bit line voltage level.
- 26. The integrated circuit of claim 1 further including:
a write bit line that includes the input node; a read bit line that includes the output node; and precharge circuitry coupled only to the read bit line.
- 27. An integrated circuit comprising:
a first NMOS transistor; a first PMOS transistor; a second NMOS transistor; a second PMOS transistor; a first bias voltage node coupled to a first source/drain of the first NMOS transistor; a second bias voltage node coupled to a first source/drain of the second PMOS transistor; a third bias voltage node coupled to a gate of the first PMOS transistor; a fourth bias voltage node coupled to a gate of the second NMOS transistor; a pull-up node coupling a second source/drain of the first NMOS transistor to a first source/drain of the first PMOS transistor; a pull-down node coupling a second source/drain of the second PMOS transistor to a first source/drain of the second NMOS transistor; an input node; a storage node coupling a second source/drain of the first PMOS transistor to a second source/drain of the second NMOS transistor; an output node; an input switch coupled to controllably communicate from the input node to a gate of the first NMOS transistor and to a gate of the second PMOS transistor a data input signal that can have any of multiple prescribed input signal voltage levels; limiting circuitry coupled to limit the storage node to a prescribed storage node voltage level determined by a most recent data input signal voltage level; and an output switch coupled to controllably communicate from the storage node to the output node a data output signal indicating the determined storage node voltage level.
- 28. The integrated circuit of claim 27,
wherein the first bias voltage node and the third bias voltage node are coupled so as to be equipotential with respect to each other; and wherein the second bias voltage node and the fourth bias voltage node are coupled so as to be equipotential with respect to each other.
- 29. The integrated circuit of claim 27,
wherein the third bias voltage node and the fourth bias voltage node are coupled so as to be equipotential with respect to each other.
- 30. The integrated circuit of claim 27,
wherein the input switch and the output switch are controllable to cooperate such that, the input switch communicates a data input signal to the gate of the first NMOS transistor and to the gate of the second PMOS transistor while the output switch to isolates the storage node from the output node; and the output switch communicates a data output signal to the output node while the input switch isolates the gate of the first NMOS-transistor and the gate of the second PMOS transistor from the input node.
- 31. The integrated circuit of claim 27,
wherein the gate of the first NMOS transistor is coupled to the storage node; and wherein the gate of the second PMOS transistor is coupled to the storage node.
- 32. The integrated circuit of claim 27,
wherein the gate of the first NMOS transistor is coupled to the storage node; wherein the gate of the second PMOS transistor is coupled to the storage node; wherein the input switch and the output switch are controllable to cooperate such that,
the input switch communicates a data input signal to the storage node and to the gate of the first NMOS transistor and to the gate of the second PMOS transistor while the output switch isolates the storage node from the output node; and the output switch transmits a data output signal to the output node while the input switch isolates the storage node from the input node.
- 33. The integrated circuit of claim 27,
wherein the first and second NMOS transistors are depletion transistors; and wherein the first and second PMOS transistors are depletion transistors.
- 34. The integrated circuit of claim 27,
wherein the first and second NMOS transistors are depletion transistors; wherein the first and second PMOS transistors are depletion transistors; wherein the input switch includes at least one enhancement transistor; and wherein the output switch includes at least one enhancement transistor.
- 35. The integrated circuit of claim 27,
wherein the input switch includes an input transistor having a first source/drain coupled to the input node and having a second source/drain coupled to the gate of the first NMOS transistor and to the gate of the second PMOS transistor and having a gate that serves as an input switch control terminal.
- 36. The integrated circuit of claim 35,
wherein the input switch includes an enhancement type input transistor.
- 37. The integrated circuit of claim 35,
wherein the input switch includes an NMOS enhancement type input transistor.
- 38. The integrated circuit of claim 27,
wherein the input switch includes an input transistor having a first source/drain coupled to the input node and having a second source/drain coupled to the storage node and to the gate of the first NMOS transistor and to the gate of the second PMOS transistor and having a gate that serves as an input switch control terminal.
- 39. The integrated circuit of claim 38,
wherein the input switch includes an enhancement type input transistor.
- 40. The integrated circuit of claim 38,
wherein the input switch includes an NMOS enhancement type input transistor.
- 41. The integrated circuit of claim 38,
wherein the input switch includes a depletion type input transistor.
- 42. The integrated circuit of claim 38,
wherein the input switch includes an NMOS depletion type input transistor.
- 43. The integrated circuit of claim 27 further including:
a write bit line that includes the input node.
- 44. The integrated circuit of claim 27,
wherein the output switch includes,
a first output transistor, and a second output transistor, and a discharge path, the first output transistor having a first source/drain coupled to the discharge path and having a second source/drain coupled to a first source/drain of the second output transistor and having a gate coupled to the storage node, the second output transistor having a second source/drain coupled to the output node and having a gate that serves as an output switch control terminal.
- 45. The integrated circuit of claim 44,
wherein the output switch the output signal comprises a discharge path signal.
- 46. The integrated circuit of claim 44,
wherein the first and second output transistors are an enhancement type transistors.
- 47. The integrated circuit of claim 44,
wherein the first and second output transistors are NMOS enhancement type transistors.
- 48. The integrated circuit of claim 47,
wherein the first and second output transistors are depletion type transistors.
- 49. The integrated circuit of claim 44,
wherein the first and second output transistors are an NMOS depletion type transistors.
- 50. The integrated circuit of claim 44,
wherein the first output transistor is a PMOS transistor; and wherein the second output transistor is an NMOS transistor.
- 51. The integrated circuit of claim 27 further including:
a read bit line that includes the output node.
- 52. The integrated circuit of claim 27 further including:
a read bit line that includes the output node; a reference voltage source; wherein the output switch includes,
a first output transistor, and a second output transistor, and a discharge path, the first output transistor having a first source/drain coupled to the discharge path and having a second source/drain coupled to a first source/drain of the second output transistor and having a gate coupled to the storage node, the second output transistor having a second source/drain coupled to the read bit line and having a gate that serves as an output switch control terminal; a sense amplifier for sensing a difference between a reference voltage level and a read bit line voltage level.
- 53. The integrated circuit of claim 52,
wherein the first output transistor is a PMOS transistor; and wherein the second output transistor is an NMOS transistor.
- 54. The integrated circuit of claim 27 further including
a write bit line that includes the input node; a read bit line that includes the output node; a reference voltage source; wherein the input switch includes an input transistor having a first source/drain coupled to the write bit line and having a second source/drain coupled to the storage node and to the gate of the first NMOS transistor and to the gate of the second PMOS transistor and having a gate that serves as an input switch control terminal; wherein the output switch includes,
a first output transistor, and a second output transistor, and a discharge path, the first output transistor having a first source/drain coupled to the discharge path and having a second source/drain coupled to a first source/drain of the second output transistor and having a gate coupled to the storage node, the second output transistor having a second source/drain coupled to the read bit line and having a gate that serves as an output switch control terminal; a sense amplifier for sensing a difference between a reference voltage level and a read bit line voltage level.
- 55. The integrated circuit of claim 54,
wherein the first output transistor is a PMOS transistor; and wherein the second output transistor is an NMOS transistor.
- 56. The integrated circuit of claim 27,
wherein the limiting circuitry includes a switch coupled to turn off the first NMOS transistor in response to the storage node reaching the determined storage node voltage level.
- 57. The integrated circuit of claim 27,
wherein the limiting circuitry includes a switch coupled to clamp the storage node at the determined storage node voltage level by, turning on the first NMOS transistor when the storage node is below the determined storage node voltage level; and turning off the first NMOS transistor if the storage node begins to rise above the determined storage node voltage level.
- 58. The integrated circuit of claim 27,
wherein the limiting circuitry includes a fifth transistor with a first source/drain coupled to the gate of the first NMOS transistor, with a second source/drain coupled to the storage node, and with a gate coupled to the second node.
- 59. The integrated circuit of claim 27,
wherein the input switch is coupled to provide the data input signal to the storage node; and wherein the limiting circuitry includes a fifth transistor with a first source/drain coupled to the gate of the first NMOS transistor, with a second source/drain coupled to the storage node, and with a gate coupled to the pull-down node.
- 60. The integrated circuit of claim 27,
wherein the limiting circuitry includes a fifth transistor with a first source/drain coupled to the gate of the first NMOS transistor, with a second source/drain coupled to the storage node, and with a gate coupled to the pull-down node; and wherein the input switch is coupled to provide the input data signal to the second source/drain of the fifth transistor.
- 61. The integrated circuit of claim 27,
wherein the gate of the first PMOS transistor is coupled to the storage node; and wherein the gate of the second PMOS transistor is coupled to the storage node.
- 62. The integrated circuit of claim 27,
wherein the gate of the first NMOS transistor is coupled to the storage node; wherein the gate of the second PMOS transistor is coupled to the storage node; wherein the limiting circuitry includes a fifth transistor with a first source/drain coupled to the gate of the first NMOS transistor, with a second source/drain coupled to the storage node, and with a gate coupled to the pull-down node; and wherein the input switch is coupled to the gate of the first NMOS transistor through the fifth transistor.
- 63. The integrated circuit of claim 27 wherein the multiple prescribed input voltage levels include multiple prescribed discrete input voltage levels.
- 64. The integrated circuit of claim 27,
wherein the limiting circuitry includes a switch coupled to clamp the storage node at the determined storage node voltage level by, turning on the first NMOS transistor when a pull-down node voltage storage node is below a most recent data input voltage level; and turning off the first NMOS transistor if the pull-down node begins to rise above the most recent data input voltage level.
- 65. The integrated circuit of claim 27,
wherein the gate of the first NMOS transistor is coupled to the storage node; wherein the gate of the second PMOS transistor is coupled to the storage node; wherein the limiting circuitry includes a switch coupled to clamp the storage node at the determined storage voltage level by,
turning on the first NMOS transistor when a pull-down node voltage storage node is below a most recent data input voltage level; and turning off the first NMOS transistor if the pull-down node begins to rise above the most recent data input voltage level.
- 66. The integrated circuit of claim 27 further including:
a write bit line that includes the input node; a read bit line that includes the output node; and precharge circuitry coupled only to the read bit line.
- 67. A method of accessing an integrated circuit including a first NMOS transistor with a first source/drain (S/D) coupled to a first bias voltage node; a first PMOS transistor; a pull-up node coupling a second S/D of the first NMOS transistor to a first S/D of the first PMOS transistor; a second NMOS transistor; a second PMOS transistor with a first S/D coupled to a second bias voltage node; a pull-down node coupling a second S/D of the second PMOS transistor to a first S/D of the second NMOS transistor; a storage node coupling a second S/D of the first PMOS transistor to a second S/D of the second NMOS transistor and coupling a gate of the first NMOS transistor to a gate of the second PMOS transistor, the method comprising:
providing a supply bias voltage to the first bias voltage node; providing an effective ground bias voltage to the second bias voltage node; providing the supply bias voltage to a gate of the first PMOS transistor; providing the effective ground bias voltage to a gate of the second NMOS transistor; and imparting a digital input signal having a first voltage level or a second voltage level to the gate of the first NMOS transistor and to the gate of the second PMOS transistor and to the storage node; wherein a first voltage level digital input signal causes turn on the first NMOS transistor and the first PMOS transistor and reverse biasing of the second NMOS transistor and the second PMOS transistor; and wherein a second voltage level digital input signal causes turn on the second NMOS transistor and the second PMOS transistor and reverse biasing of the first NMOS transistor and the first PMOS transistor.
- 68. The method of claim 67 further including:
after the step of imparting, sensing a voltage level of the storage node.
- 69. The method of claim 67 further including:
after the step of imparting, sensing a voltage level of the storage node while the first NMOS transistor and the first PMOS transistor are turned on and the second NMOS transistor and the second PMOS transistor are reverse biased if the imparting step imparted a first voltage level digital input signal; and sensing a voltage level of the storage node while the second NMOS transistor and the second PMOS transistor are turned on and the first NMOS transistor and the first PMOS transistor are reverse biased if the imparting step imparted a second voltage level digital input signal.
- 70. The integrated circuit of claim 67,
wherein the first voltage level is the supply voltage level; and wherein the second voltage level is the effective ground voltage level.
- 71. A method of accessing an integrated circuit including a first NMOS transistor with a first source/drain (S/D) coupled to a first bias voltage node; a first PMOS transistor; a pull-up node coupling a second S/D of the first NMOS transistor to a first S/D of the first PMOS transistor; a second NMOS transistor; a second PMOS transistor with a first S/D coupled to a second bias voltage node; a pull-down node coupling a second S/D of the second PMOS transistor to a first S/D of the second NMOS transistor; a storage node coupling a second S/D of the first PMOS transistor to a second S/D of the second NMOS transistor and coupling a gate of the first NMOS transistor to a gate of the second PMOS transistor, the method comprising:
providing a supply bias voltage to the first bias voltage node; providing an effective ground bias voltage to the second bias voltage node; providing to a gate of the first PMOS transistor, a reference voltage level between the supply bias voltage level and the effective ground bias voltage level; providing to a gate of the second NMOS transistor, a reference voltage level between the supply bias voltage level and the effective ground bias voltage level; and imparting a digital input signal having a first voltage level or a second voltage level to the gate of the first NMOS transistor and to the gate of the second PMOS transistor and to the storage node; wherein a first voltage level digital input signal causes turn on the first NMOS transistor and the first PMOS transistor and reverse biasing of the second NMOS transistor and the second PMOS transistor; and wherein a second voltage level digital input signal causes turn on the second NMOS transistor and the second PMOS transistor and reverse biasing of the first NMOS transistor and the first PMOS transistor.
- 72. The method of claim 71 further including:
after the step of imparting, sensing a voltage level of the storage node.
- 73. The method of claim 71 further including:
after the step of imparting, sensing a voltage level of the storage node while the first NMOS transistor and the first PMOS transistor are turned on and the second NMOS transistor and the second PMOS transistor are reverse biased if the imparting step imparted a first voltage level digital input signal; and sensing a voltage level of the storage node while the second NMOS transistor and the second PMOS transistor are turned on and the first NMOS transistor and the first PMOS transistor are reverse biased if the imparting step imparted a second voltage level digital input signal.
- 74. The integrated circuit of claim 71,
wherein the first voltage level is the supply voltage level; and wherein the second voltage level is the effective ground voltage level.
- 75. The integrated circuit of claim 71,
wherein the first voltage level is the supply voltage level; wherein the second voltage level is the effective ground voltage level; and wherein the reference voltage level is half-way between the supply bias voltage level and the effective ground bias voltage level.
- 76. A method of storing a data value in an integrated circuit including a first NMOS transistor with a first source/drain (S/D) coupled to a first bias voltage level; a first PMOS transistor; a pull-up node coupling a second S/D of the first NMOS transistor to a first S/D of the first PMOS transistor; a second NMOS transistor; a second PMOS transistor with a first S/D coupled to a second bias voltage level; a pull-down node coupling a second S/D of the second PMOS transistor to a first S/D of the second NMOS transistor; an input node; a storage node coupling a second S/D of the first PMOS transistor to a second S/D of the second NMOS transistor and coupling a gate of the first NMOS transistor to a gate of the second PMOS transistor; an output node; an input switch coupled to communicate data input signal information from-the input node to the storage node; and an output switch to communicate data output signal information from the output node to the storage node, the method comprising:
providing a third bias voltage to a gate of the first PMOS transistor; providing a fourth bias voltage to a gate of the second NMOS transistor; and using the input switch to transmit data input signal information from the input node to the gate of the first NMOS transistor and to the gate of the second PMOS transistor and to the storage node while using the output switch to isolate the storage node from the output node.
- 77. The method of claim 76,
wherein the first and third bias voltage levels are the same; and wherein the second and fourth bias voltage levels are the same.
- 78. The method of claim 76,
wherein the third bias voltage level is between the first and second bias voltage; and wherein the fourth bias voltage level is between the first and second bias voltage levels.
- 79. The method of claim 76,
wherein the third bias voltage level is between the first and second bias voltage; wherein the fourth bias voltage level is between the first and second bias voltage levels; and wherein the third and fourth bias voltage levels are the same.
- 80. The method of claim 76,
wherein the third bias voltage level is selected to set a voltage level of the pull-up node at which the first NMOS transistor and the first PMOS transistor become reverse biased in response to a high-to-low of data signal transition; and wherein the fourth bias voltage level is selected to set a voltage level of the pull-down node at which the second NMOS transistor and the second PMOS transistor become reverse biased in response to a low-to-high of data signal transition.
- 81. A method of retrieving a data value an integrated circuit including a first NMOS transistor with a first source/drain (S/D) coupled to a first bias voltage level; a first PMOS transistor; a pull-up node coupling a second S/D of the first NMOS transistor to a first S/D of the first PMOS transistor; a second NMOS transistor; a second PMOS transistor with a first S/D coupled to a second bias voltage level; a pull-down node coupling a second S/D of the second PMOS transistor to a first S/D of the second NMOS transistor; an input node; a storage node coupling a second S/D of the first PMOS transistor to a second S/D of the second NMOS transistor and coupling a gate of the first NMOS transistor to a gate of the second PMOS transistor; an output node; an input switch coupled to communicate data input signal information from the input node to the storage node; and an output switch to communicate data output signal information from the output node to the storage node, the method comprising
providing a third bias voltage to a gate of the first PMOS transistor; providing a fourth bias voltage to a gate of the second NMOS transistor; and using the output switch to transmit output data signal information from the storage node to the output node while using the input switch to isolate the storage node from the input node.
- 82. The method of claim 81,
wherein the first and third bias voltage levels are the same; and wherein the second and fourth bias voltage levels are the same.
- 83. The method of claim 81,
wherein the third bias voltage level is between the first and second bias voltage; and wherein the fourth bias voltage level is between the first and second bias voltage levels.
- 84. The method of claim 81,
wherein the third bias voltage level is between the first and second bias voltage; wherein the fourth bias voltage level is between the first and second bias voltage levels; and wherein the third and fourth bias voltage levels are the same.
- 85. The method of claim 81,
wherein the third bias voltage level is selected to set a voltage level of the pull-up node at which the first NMOS transistor and the first PMOS transistor become reverse biased in response to a high-to-low input data transition; and wherein the fourth bias voltage level is selected to set a voltage level of the pull-down node at which the second NMOS transistor and the second PMOS transistor become reverse biased in response to a low-to-high input data transition.
- 86. A method of accessing an integrated circuit including a first NMOS transistor with a first source/drain (S/D) coupled to a first bias voltage node; a first PMOS transistor; a pull-up node coupling a second S/D of the first NMOS transistor to a first S/D of the first PMOS transistor; a second NMOS transistor; a second PMOS transistor with a first S/D coupled to a second bias voltage node; a pull-down node coupling a second S/D of the second PMOS transistor to a first S/D of the second NMOS transistor; a storage node coupling a second S/D of the first PMOS transistor to a second S/D of the second NMOS transistor and coupling a gate of the first NMOS transistor to a gate of the second PMOS transistor, the method comprising:
providing a supply bias voltage to the first bias voltage node; providing an effective ground bias voltage to the second bias voltage node; providing the supply bias voltage to a gate of the first PMOS transistor; providing the effective ground bias voltage to a gate of the second NMOS transistor; and imparting a digital input signal having any of multiple respective voltage levels to the gate of the first NMOS transistor and to the gate of the second PMOS transistor and to the storage node; regulating turn on of the first NMOS transistor as a function of voltage of the pull-down node so as to limit the storage node to a voltage level determined by the respective voltage level of the imparted digital input signal.
- 87. The method of claim 86 further including:
after the step of imparting, sensing a voltage level of the storage node.
- 88. A method of accessing an integrated circuit including a first NMOS transistor with a first source/drain (S/D) coupled to a first bias voltage node; a first PMOS transistor; a pull-up node coupling a second S/D of the first NMOS transistor to a first S/D of the first PMOS transistor; a second NMOS transistor; a second PMOS transistor with a first S/D coupled to a second bias voltage node; a pull-down node coupling a second S/D of the second PMOS transistor to a first S/D of the second NMOS transistor; a storage node coupling a second S/D of the first PMOS transistor to a second S/D of the second NMOS transistor and coupling a gate of the first NMOS transistor to a gate of the second PMOS transistor, the method comprising:
providing a supply bias voltage to the first bias voltage node; providing an effective ground bias voltage to the second bias voltage node; providing to a gate of the first PMOS transistor, a reference voltage level between the supply bias voltage level and the effective ground bias voltage level; providing to a gate of the second NMOS transistor, a reference voltage level between the supply bias voltage level and the effective ground bias voltage level; and imparting a digital input signal having any of multiple respective voltage levels to the gate of the first NMOS transistor and to the gate of the second PMOS transistor and to the storage node; regulating turn on of the first NMOS transistor as a function of voltage of the pull-down node so as to limit the storage node to a voltage level determined by the respective voltage level of the imparted digital input signal.
- 89. The method of claim 88 further including:
after the step of imparting, sensing a voltage level of the storage node.
- 90. A method of storing a data value in an integrated circuit including a first NMOS transistor with a first source/drain (S/D) coupled to a first bias voltage level; a first PMOS transistor; a pull-up node coupling a second S/D of the first NMOS transistor to a first S/D of the first PMOS transistor; a second NMOS transistor; a second PMOS transistor with a first S/D coupled to a second bias voltage level; a pull-down node coupling a second S/D of the second PMOS transistor to a first S/D of the second NMOS transistor; an input node; a storage node coupling a second S/D of the first PMOS transistor to a second S/D of the second NMOS transistor and coupling a gate of the first NMOS transistor to a gate of the second PMOS transistor; an output node; an input switch coupled to communicate input data signal information from the input node to the storage node; and an output switch coupled to communicate output data signal information from the output node to the storage node, the method comprising:
providing a third bias voltage to a gate of the first PMOS transistor; providing a fourth bias voltage to a gate of the second NMOS transistor; using the input switch to transmit input data signal information from the input node to the gate of the first NMOS transistor and to the gate of the second PMOS transistor while using the output switch to isolate the storage node from the output node; and limiting the storage node to a prescribed storage node voltage level determined by a most recent input data signal voltage level.
- 91. The method of claim 90,
wherein the first and third bias voltage levels are the same; and wherein the second and fourth bias voltage levels are the same.
- 92. The method of claim 90,
wherein the third bias voltage level is between the first and second bias voltage; and wherein the fourth bias voltage level is between the first and second bias voltage levels.
- 93. The method of claim 90,
wherein the third bias voltage level is between the first and second bias voltage; wherein the fourth bias voltage level is between the first and second bias voltage levels; and wherein the third and fourth bias voltage levels are the same.
- 94. The method of claim 90,
wherein the third bias voltage level is selected to set a voltage level of the pull-up node at which the first NMOS transistor and the first PMOS transistor become reverse biased in response to a high-to-low of data signal transition; and wherein the fourth bias voltage level is selected to set a voltage level of the pull-down node at which the second NMOS transistor and the second PMOS transistor become reverse biased in response to a low-to-high of data signal transition.
- 95. The method of claim 90,
wherein the prescribed storage voltage level is further determined by a difference between a storage node voltage level and a voltage level of the pull-down node.
- 96. A method of retrieving a data value an integrated circuit including: a first NMOS transistor with a first source/drain (S/D) coupled to a first bias voltage level; a first PMOS transistor; a pull-up node coupling a second S/D of the first NMOS transistor to a first S/D of the first PMOS transistor; a second NMOS transistor; a second PMOS transistor with a first S/D coupled to a second bias voltage level; a pull-down node coupling a second S/D of the second PMOS transistor to a first S/D of the second NMOS transistor; an input node; a storage node coupling a second S/D of the first PMOS transistor to a second S/D of the second NMOS transistor and coupling a gate of the first NMOS transistor to a gate of the second PMOS transistor; an output node; an input switch coupled to communicate input data signal information from the input node to the storage node; and an output switch coupled to communicate output data signal information from the output node to the storage node, the method comprising:
providing a third bias voltage to a gate of the first PMOS transistor; providing a fourth bias voltage to a gate of the second NMOS transistor; using the output switch to communicate data signal information from the storage node to the output node while using the input switch to isolate the storage node from the input node; and limiting the storage node to a prescribed storage node voltage level determined by a most recent input data signal voltage level.
- 97. The method of claim 96,
wherein the first and third bias voltage levels are the same; and wherein the second and fourth bias voltage levels are the same.
- 98. The method of claim 96,
wherein the third bias voltage level is between the first and second bias voltage; and wherein the fourth bias voltage level is between the first and second bias voltage levels.
- 99. The method of claim 96,
wherein the third bias voltage level is between the first and second bias voltage; wherein the fourth bias voltage level is between the first and second bias voltage levels; and wherein the third and fourth bias voltage levels are the same.
- 100. The method of claim 96,
wherein the third bias voltage level is selected to set a voltage level of the pull-up node at which the first NMOS transistor and the first PMOS transistor become reverse biased in response to a high-to-low of data signal transition; and wherein the fourth bias voltage level is selected to set a voltage level of the pull-down node at which the second NMOS transistor and the second PMOS transistor become reverse biased in response to a low-to-high of data signal transition.
- 101. The method of claim 96,
wherein the prescribed storage voltage level is further determined by a difference between a storage node voltage level and a voltage level of the pull-down node.
- 102. An integrated circuit comprising:
a bias voltage supply node; a virtual ground node; a first NMOS transistor including a first S/D coupled to the virtual ground node and including a second S/D coupled to the bias voltage supply node and including a gate coupled to a first mode control node; and a second NMOS transistor including a first S/D coupled the virtual ground node and including a second S/D coupled to the first mode control node and including a gate coupled to a second mode control node.
- 103. The integrated circuit of claim 102;wherein the bias supply voltage node is coupled to a lower power supply level; wherein the first mode control node is coupled to receive a first mode control signal that that turns on the first NMOS transistor in an active mode and that turns off the first NMOS transistor in a standby mode; wherein the second mode control node is coupled to receive a second mode control signal that turns on the second NMOS transistor in a standby mode and that turns off the second NMOS transistor in an active mode; and wherein the second mode control signal has a value lower than the lower power supply level when the driver is in the standby mode and the second NMOS transistor is turned off and the third NMOS transistor is turned on.
- 104. A method of switching the circuit of claim 102 between an active mode and a standby mode comprising:
bias supply voltage node to a lower power supply level; providing to the first mode control node a first mode control signal that that turns on the first NMOS transistor in an active mode and that turns off the first NMOS transistor in a standby mode; and providing to the second mode control node a second mode control signal that turns on the second NMOS transistor in a standby mode and that turns off the second NMOS transistor in an active mode; wherein the second mode control signal has a value lower than the voltage supply level in the standby mode.
- 105. An integrated circuit driver circuit comprising:
a first bias voltage node; a second bias voltage node; a first mode control node; a second mode control node; an inverter circuit including a PMOS transistor and a first NMOS transistor; wherein the inverter includes a data node comprising interconnected first source/drains (S/D) of the PMOS transistor and first NMOS transistor wherein the inverter includes an inverter control node coupled to gates of the PMOS transistor and first NMOS transistor; wherein a second S/D of the PMOS transistor is coupled to the first bias node; a second NMOS transistor including a first S/D coupled to a second S/D of the first NMOS transistor and including a second S/D coupled to the second bias node and including a gate coupled to the first mode control node; a third NMOS transistor including a first S/D coupled the second S/D of the first NMOS transistor and including a second S/D coupled to the first mode control node and including a gate coupled to the second mode control node.
- 106. The driver circuit of claim 105,
wherein the first bias node is coupled to a higher power supply level; wherein the second bias node is coupled to a second lower power supply level; wherein the first mode control node is coupled to receive a first mode control signal that turns on the second NMOS transistor when the driver is in an active mode and that turns off the second NMOS transistor when the driver is in a standby mode; wherein the second mode control node is coupled to receive a second mode control signal that turns on the third NMOS transistor when the driver is in a standby mode and that turns off the third NMOS transistor when the driver is in an active mode; and wherein the second mode control signal has a value lower than the lower voltage supply level when the driver is in the standby mode and the second NMOS transistor is turned off and the third NMOS transistor is turned on.
- 107. The driver circuit of claim 105,
wherein the first control node is coupled to receive an address information.
- 108. The driver circuit of claim 105,
wherein the first control node is coupled to receive an address signal and wherein the data node is coupled to receive a word line signal.
- 109. The driver circuit of claim 105 further including:
a virtual ground node; wherein the second S/D of the first NMOS transistor is coupled to the virtual ground node; wherein the first S/D of the second NMOS transistor is coupled to the virtual ground node; and wherein the first S/D of the third NMOS transistor is coupled to the virtual ground node;
- 110. The driver circuit of claim 105,
wherein the first bias node is coupled to a VDD power supply; wherein the second bias node is coupled to a VSS power supply; wherein the first mode control node is coupled to receive first mode control signal that has a VDD signal value that turns on the second NMOS transistor when the driver is in the active mode and that has a VSS−ΔV value that turns off the second NMOS transistor when the when the driver is in the standby mode; and wherein the second mode control node is coupled to receive a second mode control signal that turns on the third NMOS transistor when the driver is in a standby mode and that turns off the third NMOS transistor when the driver is in an active mode.
- 111. A integrated circuit driver circuit comprising:
a first bias voltage node coupled to a higher power supply level; a second bias voltage node coupled to a lower power supply level; a first mode control node; a second mode control node; an address signal line; a word line; a virtual ground node; an inverter circuit including a PMOS transistor with a first source/drain (S/D) coupled to the word line and a first NMOS transistor with a first S/D coupled to the word line; wherein gates of the PMOS transistor and first NMOS transistor are coupled to the address signal line; wherein a second S/D of the PMOS transistor is coupled to the first bias node; wherein a second S/ID of the first NMOS transistor is coupled to the virtual ground node; a second NMOS transistor including a first S/D coupled to the virtual ground node and including a second S/D coupled to the second bias node and including a gate S/D coupled to the first mode control node; a third NMOS transistor including a first S/E) coupled the virtual ground node and including a second S/D coupled to the first mode control node and including a gate coupled to the second mode control node; wherein the first mode control node is coupled to receive a first mode control signal that that turns on the second NMOS transistor when the driver is in an active mode and that turns off the second NMOS transistor when the driver is in a standby mode; wherein the second mode control node is coupled to receive a second mode control signal that turns on the third NMOS transistor when the driver is in a standby mode and that turns off the third NMOS transistor when the driver is in an active mode; and wherein the second mode control signal has a value lower than the lower voltage supply level when the driver is in the standby mode and the second NMOS transistor is turned off and the third NMOS transistor is turned on.
- 112. A method of controlling switching of the driver circuit of claim 105 between an active and a standby mode comprising:
coupling the first bias node to a higher power supply level; coupling the second bias node to a second lower power supply level; providing to the first mode control node a first mode control signal that that turns on the second NMOS transistor when the driver is in an active mode and that turns off the second NMOS transistor when the driver is in a standby mode; and providing to the second mode control node a second mode control signal that turns on the third NMOS transistor when the driver is in a standby mode and that turns off the third NMOS transistor when the driver is in an active mode; wherein the second mode control signal has a value lower than the lower voltage supply level when the driver is in the standby mode and the second NMOS transistor is turned off and the third NMOS transistor is turned on.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority to and the benefit of the filing date of provisional patent application Serial No. 60/368,392 filed Mar. 27, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60368392 |
Mar 2002 |
US |