Claims
- 1. A semiconductor integrated circuit comprising:
- a semiconductor substrate,
- a plurality of circuit elements including bipolar transistors formed in said semiconductor substrate and aligned in a plural number of lines,
- a first insulating film covering said semiconductor substrate at said lines and at portions between said lines, a plurality of contact holes being formed in said first insulating film for a selected group of bipolar transistors in said lines, said first insulating film having no contact holes on an unselected group of bipolar transistors ins aid lines, and
- a first level of metallic layers disposed on said first insulating film, a first group of said metallic layers running between said lines as at least a part of wirings for interconnection, a second group of said metallic layers being formed on said selected group of bipolar transistors at said lines and being connected to said selected group of bipolar transistors through said contact holes, and a third group of said metallic layers having an enlarged area located on but isolated from said unselected group of bipolar transistors via said first insulating film to form a capacitor in which said enlarged area serves as an upper electrode and said semiconductor substrate with the unselected group of bipolar transistors formed therein serves as a lower electrode without having direct connection to said first level of metallic layers.
- 2. A semiconductor integrated circuit as claimed in claim 1, wherein said third group of said metallic layers have a plurality of enlarged portions of different areas to form capacitors of different capacitances.
- 3. A semiconductor integrated circuit as claimed in claim 1, further comprising:
- a second insulating film covering said first level of metallic layers,
- a second level of wiring layers formed on said second insulating film, and
- conductive through-holes formed in said second insulating film and interconnecting said second level of wiring layers and said first level of metallic layers.
- 4. A semiconductor integrated circuit as claimed in claim 3, wherein said first group of said metallic layers run in parallel with said lines or said circuit elements, said second level of wiring layers running perpendicularly to said lines of said circuit elements.
- 5. A semiconductor integrated circuit as claimed in claim 1, wherein said selected group of said bipolar transistors forms a logic circuit.
- 6. A semiconductor integrated circuit comprising:
- a semiconductor substrate,
- a plurality of circuit elements formed on said semiconductor substrate and aligned in a plural number of lines, selected ones of said circuit elements being used to form an electrical circuit, and unselected ones of said circuit elements,
- a first insulating film covering said semiconductor substrate and having first through-holes on said selected circuit elements, said unselected circuit elements being entirely covered with said first insulating film,
- a first metal layer formed on said first insulating film and having a first portion on said semiconductor substrate between said lines of said circuit elements to form first wirings, a second portion formed on but insulating from said unselected ones of said circuit elements to form a plural number of capacitor electrodes and a third portion formed on said lines of said circuit elements to wire said selected circuit elements to said first wirings through said first through-holes, and to wire said capacitor electrodes to said first wirings,
- a second insulating film covering said first metal layer and having second through-holes, and
- a second metal layer formed on said second insulating film between said lines of said circuit elements to form second wirings, said second wirings running in a direction perpendicular to a direction in which said first wirings run and having portions overlapping said first wirings, and said first and second wirings being interconnected through said second through-holes at their overlapping portions to form said electrical circuit.
- 7. A semiconductor integrated circuit as claimed in claim 6, wherein said electrical circuit is a logic gate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
60-255254 |
Nov 1985 |
JPX |
|
Parent Case Info
This application is a continuation, of application Ser. No. 929,769, filed Nov. 13, 1986.
US Referenced Citations (3)
Foreign Referenced Citations (5)
Number |
Date |
Country |
59-181643 |
Oct 1984 |
JPX |
59-211246 |
Nov 1984 |
JPX |
60-22336 |
Feb 1985 |
JPX |
60-34036 |
Feb 1985 |
JPX |
60-66446 |
Apr 1985 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Takashi Saigo, "A Triple-Level Wired 25K-Gate CMOS Gate Array", IEEE Journal of Solid State Circuit, vol. SC-20, No. 5, Oct. 1985. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
929769 |
Nov 1986 |
|