Claims
- 1. A method of manufacturing a semiconductor device comprising the steps of:
- forming an interlayer insulating layer including a coated insulating film on a substrate of a semiconductor chip, said semiconductor chip having an inner pattern region where functional elements and wiring layers are formed, a bonding pad region outside said inner pattern region where bonding pads are formed, and a reserved region extending from an outer periphery of said bonding pad region to a chip periphery, respectively defined on said substrate; and
- forming dummy via holes in said interlayer insulating layer in said reserved region or in said bonding pad region and said reserved region, by selectively etching said interlayer insulating layer.
- 2. A method of manufacturing a semiconductor device according to claim 1, wherein said coated insulating film is an SOG film.
- 3. A method of manufacturing a semiconductor device according to claim 2, wherein said step of forming the interlayer insulating layer comprises the steps of:
- forming a first insulating film by CVD;
- forming an SOG film on said first insulating film; and
- forming a second insulating film on said SOG film by CVD.
- 4. A method of manufacturing a semiconductor device according to claim 3, wherein said step of forming the interlayer insulating layer further comprises the step of etching back part of a laminate of said first insulating film and said SOG film, from the surface of the laminate, after said step of forming said SOG film and before said step of forming said second insulating film.
- 5. A method of manufacturing a semiconductor device according to claim 1, further comprising, after said step of forming said dummy via holes, the steps of:
- forming a conductive film in said dummy via holes and on said interlayer insulating layer; and
- forming dummy wiring patterns by selectively etching said conductive film, said dummy via holes being buried with said conductive film.
- 6. A method of manufacturing a semiconductor device according to claim 5, wherein said coated insulating film is an SOG film.
- 7. A method of manufacturing a semiconductor device according to claim 6, wherein said step of forming the interlayer insulating layer comprises the steps of:
- forming a first insulating film by CVD;
- forming an SOG film on said first insulating film; and
- forming a second insulating film on said SOG film by CVD.
- 8. A method of manufacturing a semiconductor device according to claim 7, wherein said step of forming the interlayer insulating layer further comprises the step of etching back part of a laminate of said first insulating film and said SOG film, from the surface of the laminate, after said step of forming said SOG film and before said step of forming said second insulating film.
- 9. A method of manufacturing a semiconductor device according to claim 8, wherein said conductive film is made of a material selected from a group consisting of Al, W, Ti, and alloys thereof.
- 10. A method of manufacturing a semiconductor device comprising the steps of:
- forming a conductive film on a substrate of a semiconductor chip, said semiconductor chip having an inner pattern region where functional elements and wiring layers are formed, a bonding pad region outside said inner pattern region where bonding pads are formed, and a reserved region extending from an outer periphery of said bonding pad region to a chip periphery, respectively defined on said substrate;
- forming dummy wiring patterns in said reserved region or in said bonding pad region and said reserved region, by selectively etching said conductive film; and
- forming an interlayer insulating layer including a coated insulating film over said substrate, said interlayer insulating layer covering said dummy wiring patterns.
- 11. A method of manufacturing a semiconductor device according to claim 10, wherein said coated insulating film is an SOG film.
- 12. A method of manufacturing a semiconductor device according to claim 11, wherein said step of forming the interlayer insulating layer comprises the steps of:
- forming a first insulating film by CVD;
- forming an SOG film on said first insulating film; and
- forming a second insulating film on said SOG film by CVD.
- 13. A method of manufacturing a semiconductor device according to claim 12, wherein said step of forming the interlayer insulating layer further comprises the step of etching back part of a laminate of said first insulating film and said SOG film, from the surface of the laminate, after said step of forming said SOG film and before said step of forming said second insulating film.
- 14. A method of manufacturing a semiconductor device according to claim 13, wherein said conductive film is made of a material selected from a group consisting of Al, W, Ti, and alloys thereof.
- 15. A method of manufacturing a semiconductor device according to claim 10, further comprising, after said step of forming the interlayer insulating layer, the step of forming dummy via holes in said interlayer insulating layer in said reserved region or in said bonding pad region and said reserved region, by selectively etching said interlayer insulating layer.
- 16. A method of manufacturing a semiconductor device according to claim 15, wherein said coated insulating film is an SOG film.
- 17. A method of manufacturing a semiconductor device according to claim 16, wherein said step of forming the interlayer insulating layer comprises the steps of:
- forming a first insulating film by CVD;
- forming an SOG film on said first insulating film; and
- forming a second insulating film on said SOG film by CVD.
- 18. A method of manufacturing a semiconductor device according to claim 17, wherein said step of forming the interlayer insulating layer further comprises the step of etching back part of a laminate of said first insulating film and said SOG film, from the surface of the laminate, after said step of forming said SOG film and before said step of forming said second insulating film.
- 19. A method of manufacturing a semiconductor device according to claim 15, further comprising, after said step of forming said dummy via holes, the steps of:
- forming a conductive film in said dummy via holes and on said interlayer insulating layer; and
- forming dummy wiring patterns by selectively etching said conductive film, said dummy via holes being buried with said conductive film.
- 20. A method of manufacturing a semiconductor device according to claim 19, wherein said conductive film is made of a material selected from a group consisting of Al, W, Ti, and alloys thereof.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-103847 |
Apr 1995 |
JPX |
|
Parent Case Info
This is a Division of application Ser. No. 08/637,227, filed Apr. 24, 1996, U.S. Pat. No. 5,763,936.
US Referenced Citations (5)
Foreign Referenced Citations (7)
Number |
Date |
Country |
3129738 |
Jul 1990 |
JPX |
3136332 |
Jun 1991 |
JPX |
3149824 |
Jun 1991 |
JPX |
3149829 |
Jun 1991 |
JPX |
3196627 |
Aug 1991 |
JPX |
3278537 |
Dec 1991 |
JPX |
0684899 |
Mar 1994 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
637227 |
Apr 1996 |
|