Semiconductor construction of a trench

Information

  • Patent Grant
  • 6710420
  • Patent Number
    6,710,420
  • Date Filed
    Wednesday, September 11, 2002
    22 years ago
  • Date Issued
    Tuesday, March 23, 2004
    20 years ago
Abstract
In one aspect, the invention includes an isolation region forming method comprising: a) forming an oxide layer over a substrate; b) forming a nitride layer over the oxide layer, the nitride layer and oxide layer having a pattern of openings extending therethrough to expose portions of the underlying substrate; c) etching the exposed portions of the underlying substrate to form openings extending into the substrate; d) after etching the exposed portions of the underlying substrate, removing portions of the nitride layer while leaving some of the nitride layer remaining over the substrate; and e) after removing portions of the nitride layer, forming oxide within the openings in the substrate, the oxide within the openings forming at least portions of isolation regions. In another aspect, the invention includes an isolation region forming method comprising: a) forming a silicon nitride layer over a substrate; b) forming a masking layer over the silicon nitride layer; c) forming a pattern of openings extending through the masking layer to the silicon nitride layer; d) extending the openings through the silicon nitride layer to the underlying substrate, the silicon nitride layer having edge regions proximate the openings and having a central region between the edge regions; e) extending the openings into the underlying substrate; f) after extending the openings into the underlying substrate, reducing a thickness of the silicon nitride layer at the edge regions to thin the edge regions relative to the central region; and g) forming oxide within the openings.
Description




TECHNICAL FIELD




The invention pertains to methods of forming isolation regions and can have particular application to methods of forming shallow trench isolation regions.




BACKGROUND OF THE INVENTION




In modern semiconductor device applications, numerous individual devices are packed onto a single small area of a semiconductor substrate. Many of these individuals devices need to be electrically isolated from one another. One method of accomplishing such isolation is to form a trenched isolation region between adjacent devices. Such trenched isolation region will generally comprise a trench or cavity formed within the substrate and filled with an insulative material, such as, for example, silicon dioxide. Trench isolation regions are commonly divided into three categories: shallow trenches (trenches less than about one micron deep); moderate depth trenches (trenches of about one to about three microns deep); and deep trenches (trenches greater than about three microns deep).




Prior art methods for forming trench structures are described with reference to

FIGS. 1-12

. Referring to

FIG. 1

, a semiconductor wafer fragment


10


is shown at a preliminary stage of a prior art processing sequence. Wafer fragment


10


comprises a semiconductive material


12


upon which is formed a layer of oxide


14


, a layer of nitride


16


, and a patterned layer of photoresist


18


. Semiconductive material


12


commonly comprises monocrystalline silicon which is lightly doped with a conductivity-enhancing dopant. To aid in interpretation of the claims that follow, the term “semiconductive substrate” is defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above.




Oxide layer


14


typically comprises silicon dioxide, and nitride layer


16


typically comprises silicon nitride. Nitride layer


16


is generally from about 400 Angstroms thick to about 920 Angstroms thick.




Referring to

FIG. 2

, patterned photoresist layer


18


is used as a mask for an etching process. The etch is typically conducted utilizing dry plasma conditions and CH


2


F


2


/CF


4


chemistry. Such etching effectively etches both silicon nitride layer


16


and pad oxide layer


14


to form openings


20


extending therethrough. Openings


20


comprise peripheries defined by nitride sidewalls


17


and oxide sidewalls


15


. The etching stops upon reaching silicon substrate


12


.




Referring to

FIG. 3

, a second etch is conducted to extend openings


20


into silicon substrate


12


. The second etch is commonly referred to as a “trench initiation etch.” The trench initiation etch is typically a timed dry plasma etch utilizing CF


4


/HBr, and typically extends openings


20


to less than or equal to about 500 Angstroms into substrate


12


. A purpose of the trench initiation etch can be to clean an exposed surface of silicon substrate


12


within openings


20


(i.e., to remove defects and polymer material) prior to final trenching into substrate


12


. Another purpose of the trench initiation etch can be to form polymer over exposed sidewall edges


15


and


17


of oxide layer


14


and nitride layer


16


, respectively. Such polymer can alleviate erosion of sidewall edges


15


and


17


during subsequent etching of substrate


12


.




Referring to

FIG. 4

, a third etch is conducted to extend openings


20


further into substrate


12


and thereby form trenches within substrate


12


. Extended openings


20


comprise a periphery


22


defined by substrate


12


. The third etch typically utilizes an etchant consisting entirely of HBr, and is typically a timed etch. The timing of the etch is adjusted to form trenches within substrate


12


to a desired depth. For instance, if openings


20


are to be shallow trenches, the third etch will be timed to extend openings


20


to a depth of less than or equal to about one micron.




Referring to

FIG. 5

, photoresist layer


18


(

FIG. 4

) is removed and a first oxide layer


24


is thermally grown within openings


20


and along the periphery


22


(

FIG. 4

) defined by silicon substrate


12


. The growth of oxide layer


24


can form small bird's beak regions


26


underlying sidewall edges


17


of nitride layer


16


.




Referring to

FIG. 6

, a high density plasma oxide


28


is formed to fill openings


20


(

FIG. 5

) and overlie nitride layer


16


. High density plasma oxide


28


merges with oxide layer


24


(

FIG. 5

) to form oxide plugs


30


within openings


20


(FIG.


5


). Oxide plugs


30


have laterally outermost peripheries


33


within openings


20


.




Referring to

FIG. 7

, wafer fragment


10


is subjected to planarization (such as, for example, chemical-mechanical polishing) to planarize an upper surface of oxide plugs


30


. The planarization stops at an upper surface of nitride layer


16


.




Referring to

FIG. 8

, nitride layer


16


is removed to expose pad oxide layer


14


between oxide plugs


30


.




Referring to

FIG. 9

, pad oxide layer (

FIG. 8

) is removed. The removal of the pad oxide layer leaves dips


32


at edges of oxide plugs


30


.




Referring to

FIG. 10

, a sacrificial oxide layer


34


is grown over substrate


12


and between oxide plugs


30


.




Referring to

FIG. 11

, sacrificial oxide layer


34


(

FIG. 10

) is removed. Formation and removal of sacrificial oxide layer


34


can be utilized to clean a surface of substrate


12


between oxide plugs


30


. As such surface of substrate


12


can be ultimately utilized to form an active area of a transistor device, it is desired that the surface be substantially free of defects. The removal of sacrificial oxide layer


34


can also undesirably exacerbate dips


32


.




Referring to

FIG. 12

, a silicon dioxide layer


36


is regrown between oxide plugs


30


, and a polysilicon layer


38


is formed over oxide plugs


30


and oxide layer


36


. Polysilicon layer


38


can ultimately be formed into a word line comprising transistor gate regions. Such transistor gate regions can lie between oxide plugs


30


. Plugs


30


can then function as trenched isolation regions between transistor devices. Dips


32


can undesirably result in formation of parasitic devices adjacent the transistor devices and ultimately have an effect of lowering a threshold voltage for the transistor devices. Accordingly, it would be desirable to alleviate dips


32


. Dips


32


can also interfere with subsequent fabrication processes and, for this reason as well, it would be desirable to alleviate dips


32


.




SUMMARY OF THE INVENTION




In one aspect, the invention encompasses an isolation region forming method. An oxide layer is formed over a substrate. A nitride layer is formed over the oxide layer. The nitride layer and oxide layer have a pattern of openings extending therethrough to expose portions of the underlying substrate. The exposed portions of the underlying substrate are etched to form openings extending into the substrate. After etching the exposed portions of the substrate, portions of the nitride layer are removed while leaving some of the nitride layer remaining over the substrate. After removing portions of the nitride layer, oxide is formed within the openings in the substrate. The oxide within the openings forms at least portions of isolation regions.




In another aspect, the invention encompasses another embodiment isolation region forming method. A silicon nitride layer is formed over a substrate. A masking layer is formed over the silicon nitride layer. A pattern of openings is formed to extend through the masking layer and to the silicon nitride layer. The openings are extended through the silicon nitride layer to the underlying substrate. The silicon nitride layer has edge regions proximate the openings and has a central region between the edge regions. The openings are extended into the underlying substrate. After extending the openings into the underlying substrate, a thickness of the silicon nitride layer is reduced at the edge regions to thin the edge regions relative to the central region. Oxide is formed within the openings that are extended into the substrate. The oxide within the openings forms at least portions of isolation regions.











BRIEF DESCRIPTION OF THE DRAWINGS




Preferred embodiments of the invention are described below with reference to the following accompanying drawings.





FIG. 1

is a diagrammatic, fragmentary, cross-sectional view of a semiconductor wafer fragment at a preliminary step of a prior art processing sequence.





FIG. 2

shows the

FIG. 1

wafer fragment at a prior art processing step subsequent to that of FIG.


1


.





FIG. 3

shows the

FIG. 1

wafer fragment at a prior art processing step subsequent to that of FIG.


2


.





FIG. 4

shows the

FIG. 1

wafer fragment at a prior art processing step subsequent to that of FIG.


3


.





FIG. 5

shows the

FIG. 1

wafer fragment at a prior art processing step subsequent to that of FIG.


4


.





FIG. 6

shows the

FIG. 1

wafer fragment at a prior art processing step subsequent to that of FIG.


5


.





FIG. 7

shows the

FIG. 1

wafer fragment at a prior art processing step subsequent to that of FIG.


6


.





FIG. 8

shows the

FIG. 1

wafer fragment at a prior art processing step subsequent to that of FIG.


7


.





FIG. 9

shows the

FIG. 1

wafer fragment at a prior art processing step subsequent to that of FIG.


8


.





FIG. 10

shows the

FIG. 1

wafer fragment at a prior art processing step subsequent to that of FIG.


9


.





FIG. 11

shows the

FIG. 1

wafer fragment at a prior art processing step subsequent to that of FIG.


10


.





FIG. 12

shows the

FIG. 1

wafer fragment at a prior art processing step subsequent to that of FIG.


11


.





FIG. 13

is a schematic, fragmentary, cross-sectional view of a semiconductor wafer fragment in process according to a first embodiment method of the present invention. The processing step illustrated in

FIG. 13

is subsequent to the prior art processing step shown in FIG.


3


.





FIG. 14

shows the

FIG. 13

wafer fragment at a processing step subsequent to that of FIG.


13


.





FIG. 15

shows the

FIG. 13

wafer fragment at a processing step subsequent to that of FIG.


14


.





FIG. 16

shows the

FIG. 13

wafer fragment at a processing step subsequent to that of FIG.


15


.





FIG. 17

is a schematic, fragmentary, cross-sectional view of a semiconductor wafer fragment in process according to a second embodiment method of the present invention. The wafer fragment of

FIG. 16

is shown at a processing step subsequent to the prior art processing step of FIG.


4


.





FIG. 18

shows the

FIG. 17

wafer fragment at a processing step subsequent to that of FIG.


17


.





FIG. 19

shows the

FIG. 17

wafer fragment at a processing step subsequent to that of FIG.


18


.





FIG. 20

shows the

FIG. 17

wafer fragment at a processing step subsequent to that of FIG.


19


.





FIG. 21

shows the

FIG. 17

wafer fragment at a processing step subsequent to that of FIG.


20


.





FIG. 22

is a schematic, fragmentary, cross-sectional view of a semiconductor wafer fragment in process according to a third embodiment method of the present invention. The wafer fragment of

FIG. 20

is shown at a processing step subsequent to the prior art processing step of FIG.


4


.





FIG. 23

shows the

FIG. 22

wafer fragment at a processing step subsequent to that of FIG.


22


.





FIG. 24

shows the

FIG. 22

wafer fragment at a processing step subsequent to that of FIG.


23


.





FIG. 25

shows the

FIG. 22

wafer fragment at a processing step subsequent to that of FIG.


24


.





FIG. 26

is a schematic, fragmentary, cross-sectional view of a semiconductor wafer fragment in process according to a fourth embodiment method of the present invention. The wafer fragment of

FIG. 26

is shown at a processing step subsequent to the prior art processing step of FIG.


3


.





FIG. 27

shows the

FIG. 26

wafer fragment at a processing step subsequent to that of FIG.


26


.





FIG. 28

shows the

FIG. 26

wafer fragment at a processing step subsequent to that of FIG.


27


.





FIG. 29

shows the

FIG. 26

wafer fragment at a processing step subsequent to that of FIG.


28


.











DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS




This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).




The present invention encompasses methods which can alleviate the dips


32


described above with reference to the prior art processing shown in

FIGS. 1-12

. A first embodiment of the present invention is described with reference to

FIGS. 13-16

. In describing the first embodiment, similar numbering to that utilized above in describing the prior art processing of

FIGS. 1-12

will be used, with differences indicated by suffix “a” or by different numerals.





FIG. 13

illustrates a semiconductor wafer fragment


10




a


at a preliminary stage of the first embodiment method. Specifically, wafer fragment


10




a


is illustrated at a processing step subsequent to the prior art step of FIG.


3


. Wafer fragment


10




a


comprises a semiconductive substrate


12


, an oxide layer


14


, a nitride layer


16


, and a photoresist layer


18


. Openings


40


extend through oxide layer


14


and nitride layer


16


and into substrate


12


. Oxide layer


14


and nitride layer


16


ultimately function as masking layers during formation of an isolation region, and so can be referred to as a first masking layer


14


and a second masking layer


16


.




The formation of openings


40


can be initiated by processing identical to that described above with reference to prior art FIG.


3


. Specifically, openings


20


(

FIG. 3

) are formed by transferring a pattern from photoresist layer


18


through first and second masking layers


14


and


16


. Openings


20


(

FIG. 3

) are then extended into openings


40


by etching photoresist layer


18


. Such etching reduces a horizontal width of photoresist layer


18


and thereby exposes portions of underlying second masking layer


16


. The etch of photoresist layer


18


can comprise, for example, a dry etch utilizing a mixture of an oxygen-containing material and He. The oxygen-containing material can comprise, for example, O


2


present in a concentration greater than or equal to about 10%. Alternatively, the etch can be a dry etch utilizing 100% O


2


. The etch will generally remove photoresist faster with higher concentrations of O


2


utilized in the etch than with lower concentrations of O


2


. In embodiments in which masking layers


14


and


16


comprise oxide and nitride, respectively, the above-described etch conditions can also remove polymer from exposed portions of nitride layer


16


and oxide layer


14


. Such polymer is described in the “Background” section of this disclosure with reference to

FIG. 3

, and is described as protecting nitride sidewalls


17


and oxide sidewalls


15


during a silicon etch described with reference to FIG.


4


. Accordingly, removal of such polymer layer can increase susceptibility of layers


14


and


16


to a subsequent silicon etch.




Referring to

FIG. 14

, wafer fragment


10




a


is subjected to a silicon etch, such as, for example, the HBr etch described above with reference to FIG.


4


. Such etch extends openings


40


into substrate


12


and also removes exposed portions of nitride layer


16


and oxide layer


14


. Accordingly, the etch moves a furthest lateral periphery of the second masking layer (defined by sidewalls


17


) outward from the opening without reducing a thickness of the second masking layer. After the etching, openings


40


comprise a step


42


(corresponding to rounded corners) below oxide layer


14


. Step


42


defines a region where a wider upper portion of an opening


40


joins to a narrower lower portion of the opening


40


.




Referring to

FIG. 15

, photoresist layer


18


(

FIG. 14

) is removed and an oxide layer


44


is thermally formed within openings


40


by, for example, a process analogous to that discussed above with reference to the prior art wafer fragment of FIG.


5


. An exemplary process for thermally growing oxide is to expose wafer fragment


10




a


to a mixture of Ar and O


2


, at a temperature of about 1050° C. and a pressure of about 1 atmosphere, for a time of from about 10 to about 15 minutes. After the formation of oxide layer


44


, subsequent processing analogous to that discussed above with reference to

FIGS. 6-12

can then be conducted to form isolation regions within openings


40


.





FIG. 16

illustrates wafer fragment


10




a


after such subsequent processing. Specifically,

FIG. 16

shows wafer fragment


10




a


after isolation regions


46


have been formed within openings


40


(FIG.


15


), and after a polysilicon layer


38


is provided over the isolation regions. As shown, steps


42


define an outer lateral periphery of isolation regions


46


. Such outer periphery is further outward than an outward periphery


33


of isolation regions


30


of FIG.


12


. Such has resulted in the alleviation (shown as elimination) of dips


32


(

FIG. 12

) of the prior art isolation regions.




A second embodiment method of the present invention is described with reference to

FIGS. 17-21

. In describing the second embodiment, similar numbering to that utilized in describing the prior art of

FIGS. 1-12

will be used, with differences indicated by the suffix “b” or by different numerals.




Referring to

FIG. 17

, a wafer fragment


10




b


is illustrated at a preliminary processing step of the second embodiment method. Specifically, wafer fragment


10




b


is illustrated at a processing step subsequent to the prior art step illustrated in

FIG. 4

, with photoresist layer


18


(

FIG. 4

) having been removed. Wafer fragment


10




b


comprises silicon substrate


12


, oxide layer


14


, and nitride layer


16


, with layers


14


and


16


alternatively being referred to as first and second masking layers, respectively. Openings


50


extend through nitride layer


16


and oxide layer


14


, and into substrate


12


. Openings


50


can be formed in accordance with the methods described above with reference to

FIG. 4

for forming openings


20


.




Referring to

FIG. 18

, wafer fragment


10




b


is exposed to a wet etch which isotropically etches nitride layer


16


relative to oxide layer


14


and silicon substrate


12


. Such etch can comprise, for example, a dip of wafer fragment


10




b


into phosphoric acid (H


3


PO


4


) at a temperature of 150° C. and ambient pressure. Such dip has been found to consistently etch silicon nitride at a rate of about 55 Angstroms per minute. The etch reduces a thickness of nitride layer


16


and at the same time moves sidewalls


17


of nitride layer


16


outwardly from openings


50


to widen a top portion of openings


50


. The nitride etch thus results in the formation of steps


52


within openings


50


. Steps


52


define a location where a wider upper portion of openings


50


joins a narrower lower portion of openings


50


. Steps


52


have an upper surface comprising silicon oxide of oxide layer


14


.




Preferably, nitride layer


16


has a thickness of at least about 600 Angstroms over substrate


12


after the above-discussed phosphoric acid etch. If remaining nitride layer


16


is less than 600 Angstroms thick, it is found to be less capable of functioning as an etch stop for subsequent etching (such as the etching described with reference to prior art FIG.


7


). Typically, from about 50 Angstroms to about 250 Angstroms of nitride is removed from nitride layer


16


during the phosphoric acid etch.




Referring to

FIG. 19

, substrate


10




b


is exposed to a hydrofluoric acid etchant to selectively remove portions of pad oxide layer


14


. The removal of portions of pad oxide


14


drops steps


52


to an upper surface of substrate


12


. In some applications, it can be equally preferable to forego such pad oxide etch and proceed directly to the oxidation described with reference to FIG.


20


.




Referring to

FIG. 20

, wafer fragment


10




b


is exposed to oxidizing conditions which form an oxide layer


56


within openings


50


. Oxide layer


56


overlies steps


52


.




Referring to

FIG. 21

, wafer fragment


10




b


is exposed to subsequent processing analogous to the prior art processing described above with reference to

FIGS. 6-12

to form isolation regions


58


and a polysilicon layer


38


overlying isolation regions


58


. As shown, steps


52


define an outer lateral periphery of isolation regions


58


. Such outer periphery is further outward than an outer periphery


33


of isolation regions


30


of FIG.


12


. Such has resulted in the alleviation (shown as elimination) of dips


32


(

FIG. 12

) of the prior art isolation regions.




A third embodiment of the invention is described with reference to

FIGS. 22-25

. In describing the third embodiment, similar numbering to that utilized above in describing the first two embodiments will be used, with differences indicated by the suffix “c” or by different numerals.




Referring to

FIG. 22

, a wafer fragment


10




c


is shown at a preliminary stage of the third embodiment processing. Wafer fragment


10




c


is shown at a processing step subsequent to that of

FIG. 4

, with a photoresist layer


18


(

FIG. 4

) having been removed. Wafer fragment


10




c


comprises a semiconductor substrate


12


, a pad oxide layer


14


, and a silicon nitride layer


16


, with layers


14


and


16


alternatively being referred to as first and second masking layers, respectively. Openings


60


extend through layers


16


and


14


, and into substrate


12


.




Referring to

FIG. 23

, nitride layer


16


is subjected to a facet etch to reduce a thickness of portions of nitride layer


16


proximate edges


17


. The facet etching can comprise, for example, a plasma etch utilizing argon in combination with a fluorine-containing compound (e.g., CH


2


F


2


). Preferably, the mixture of argon and fluorine-containing gas comprises less than or equal to about 5% fluorine-containing gas (by volume). An exemplary pressure condition of the facet-etching is from about 2 mTorr to about 20 mTorr.




Either before or after the facet etching, wafer fragment


10




c


is subjected to HF etching to remove portions of oxide layer


14


from under edges


17


of nitride layer


16


. The removal of the portions of oxide layer


14


leaves exposed corners


61


of an upper surface of silicon substrate


12


.




Referring to

FIG. 24

, wafer fragment


10




c


is subjected to oxidation which forms an oxide layer


62


within openings


60


. The facet etching of nitride layer


16


prior to thermal oxidation results in rounding of corners


61


due to lifting of the edges of faceted nitride layer


16


. The rounding of corners


61


is more pronounced than rounding of any analogous corners in the prior art processing described above with reference to FIG.


5


.




Subsequent processing analogous to the prior art processing of

FIGS. 6-12

results in a structure shown in

FIG. 25

comprising isolation regions


64


and a polysilicon layer


66


overlying isolation region


64


. It is noted that the faceted edges of nitride layer


16


can lead to overhanging oxide ledges (not shown) of the isolation oxide formed during application of the subsequent processing of

FIGS. 6-12

to the structure of FIG.


24


. If such overhanging oxide ledges are formed, they are preferably removed prior to formation polysilicon layer


66


. Such overhanging oxide ledges can be removed by, for example, chemical-mechanical polishing of the isolation oxide.





FIG. 25

illustrates that rounded corners


61


have alleviated formation of dips


32


(

FIG. 12

) of the prior art.




A fourth embodiment of the present invention is described with reference to

FIGS. 26-29

. In describing the fourth embodiment, similar numbering to that utilized above in describing the first three embodiments will be used, with differences indicated by the suffix “d” or by different numerals.




Referring to

FIG. 26

, a wafer fragment


10




d


is shown at a preliminary stage of the fourth embodiment method. Specifically, wafer fragment


10




d


is shown at a processing step subsequent to the prior art processing step of FIG.


3


. Wafer fragment


10




d


comprises a substrate


12


, a pad oxide layer


14


and a nitride layer


16


, with layers


14


and


16


alternatively being referred to as first and second masking layers, respectively. Additionally, substrate


12


comprises a photoresist layer


18


and openings


70


extending through layers


18


,


16


and


14


, and into substrate


12


. Openings


70


can be formed by, for example, prior art methods described above for forming openings


20


of FIG.


3


. After formation of openings


70


, photoresist layer


18


is etched back by, for example, a dry etch utilizing an oxygen-containing material, such as the etch described above with reference to FIG.


13


. Such etch exposes portions of nitride layer


16


, while leaving other portions covered by photoresist


18


.




Referring to

FIG. 27

, the exposed portions of nitride layer


16


are exposed to addition etching conditions, such as, for example, a phosphoric acid etch as described above with reference to

FIG. 18

, to reduce a thickness of the exposed portions of the nitride layer. Specifically, the original nitride layer had a thickness of “A” (which remains the thickness of an unetched central region of the nitride layer), and the etched portion of the nitride layer (the edge regions) has a thickness of “B”. Preferably, “B” is about one-half “A”. The etching does not move the furthest lateral periphery of nitride layer


16


(defined by sidewall


17


) outward from openings


70


.




Referring to

FIG. 28

, wafer fragment


10




d


is exposed to oxidizing conditions which grow an oxide layer


72


within openings


70


. The thinned regions of nitride layer


16


are relatively easily lifted by the growing oxide such that “birds beaks” are formed under the thinned regions of nitride layer


16


. The birds beaks are extended relative to any birds beaks formed during the prior art processing described above with reference to FIG.


5


. Photoresist layer


18


is removed prior to the exposure of wafer fragment


10




d


to oxidizing conditions.




Referring to

FIG. 29

, wafer fragment


10




d


is exposed to subsequent processing conditions analogous to the prior art processing described above with reference to

FIGS. 6-12

to form isolation regions


74


and polysilicon layer


38


overlying isolation regions


34


. It is noted that the reduced-thickness edges of nitride layer


16


can lead to overhanging oxide ledges (not shown) of the isolation oxide formed during application of the subsequent processing of

FIGS. 6-12

to the structure of FIG.


27


. If such overhanging oxide ledges are formed, they are preferably removed prior to formation polysilicon layer


38


. Such overhanging oxide ledges can be removed by, for example, chemical-mechanical polishing of the isolation oxide.




The processing of

FIGS. 26-29

alleviates the prior art dips


32


described above in the “Background” section (shown as elimination of dips


32


).




In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.



Claims
  • 1. A semiconductor construction of a trench comprising:a semiconductor substrate having a trench extending partially therein, the substrate forming a first sidewall periphery of the trench; a first masking layer formed over the semiconductor substrate and comprising a second sidewall periphery of the trench; and a second masking layer formed over the first masking layer and comprising a third sidewall periphery of the trench, the third sidewall periphery comprising a first edge substantially aligned with the first sidewall periphery and a second edge laterally spaced from the first sidewall periphery.
  • 2. The semiconductor construction of claim 1 further comprising an intermediate construction of an isolation region.
  • 3. The semiconductor construction of claim 1 wherein the second sidewall periphery is substantially aligned with the first sidewall periphery.
  • 4. The semiconductor construction of claim 1 wherein the first masking layer comprises silicon dioxide and the second masking layer comprises silicon nitride.
  • 5. The semiconductor construction of claim 1 further comprising a third masking layer formed over the second masking layer.
  • 6. The semiconductor construction of claim 1 further comprising a third masking layer formed over the second masking layer, the third masking layer comprising a sidewall substantially aligned with the second edge of the third sidewall periphery.
  • 7. The semiconductor construction of claim 1 further comprising a third masking layer formed over the second masking layer, the third masking layer comprising a sidewall laterally spaced from the first sidewall periphery.
  • 8. The semiconductor construction of claim 1 wherein the first and second edges comprise length dimensions, respectively, and wherein the length dimensions are substantially equal in length.
RELATED PATENT DATA

This patent resulted from and claims priority to a Divisional Application of U.S. patent application Ser. No. 10/071,456, filed Feb. 8, 2002, entitled “Isolation Region Forming Methods” which is a Continuation of Ser. No. 09/146,838 filed Sep. 3, 1998 now U.S. Pat. No. 6,372,601, issued Apr. 16, 2002, entitled “Isolation Region Forming Methods” the disclosure of which is incorporated by reference.

US Referenced Citations (58)
Number Name Date Kind
4533430 Bower Aug 1985 A
4534826 Goth et al. Aug 1985 A
4663832 Jambotkar May 1987 A
4882291 Jeuch Nov 1989 A
5258332 Horioka et al. Nov 1993 A
5356828 Swan et al. Oct 1994 A
5374585 Smith et al. Dec 1994 A
5397733 Jang Mar 1995 A
5399520 Jang Mar 1995 A
5506168 Morita et al. Apr 1996 A
5554256 Pruijmboom et al. Sep 1996 A
5578518 Koike et al. Nov 1996 A
5674775 Ho et al. Oct 1997 A
5677233 Abiko Oct 1997 A
5712185 Tsai et al. Jan 1998 A
5728620 Park Mar 1998 A
5780346 Arghavani et al. Jul 1998 A
5801083 Yu et al. Sep 1998 A
5817566 Jang et al. Oct 1998 A
5834358 Pan et al. Nov 1998 A
5843846 Nguyen et al. Dec 1998 A
5858865 Juengling et al. Jan 1999 A
5863827 Joyner Jan 1999 A
5880004 Ho Mar 1999 A
5895254 Huang et al. Apr 1999 A
5904523 Feldman et al. May 1999 A
5904538 Son et al. May 1999 A
5925575 Tao et al. Jul 1999 A
5926722 Jang et al. Jul 1999 A
5933749 Lee Aug 1999 A
5937308 Gardner et al. Aug 1999 A
5960297 Saki Sep 1999 A
5962342 Chuang et al. Oct 1999 A
5966614 Park et al. Oct 1999 A
5968842 Hsiao Oct 1999 A
5976948 Werner et al. Nov 1999 A
5981356 Hsueh et al. Nov 1999 A
5989975 Kuo Nov 1999 A
6040232 Gau Mar 2000 A
6074932 Wu Jun 2000 A
6083808 Shin et al. Jul 2000 A
6090683 Torek Jul 2000 A
6090684 Ishitsuka et al. Jul 2000 A
6093621 Tseng Jul 2000 A
6103635 Chau et al. Aug 2000 A
6121113 Takatsuka et al. Sep 2000 A
6153478 Lin et al. Nov 2000 A
6153480 Arghavani et al. Nov 2000 A
6177331 Koga Jan 2001 B1
6232203 Huang May 2001 B1
6238999 Dickerson et al. May 2001 B1
6245640 Claussen et al. Jun 2001 B1
6245684 Zhao et al. Jun 2001 B1
6249035 Peidous et al. Jun 2001 B1
6274498 Moore et al. Aug 2001 B1
6284623 Zhang et al. Sep 2001 B1
6284625 Ishitsuka et al. Sep 2001 B1
6287921 Chern Sep 2001 B1
Foreign Referenced Citations (3)
Number Date Country
0 782 185 Feb 1997 EP
11-67890 Jul 1989 JP
2000-269318 Sep 2000 JP
Non-Patent Literature Citations (6)
Entry
IBM Corp., Optimized Shallow Trench Isolation Structure and Its Process for Eliminating Shallow Trench Isolation-Induced Parasitic Effects, 34 IBM Techinal Disclosure Bulletin, No. 11, pp. 276-277 (Apr. 1992).
Texas Instruments SPIE, vol. 2875, A Study of Integration Issues in Shallow Trench Isolation for Deep Submicron CMOS Technologies, pp. 39-43 Chatterje, Mason, Joyner, Rogers, Mercer, Kuehne, Esquivel, Mei, Murtaza, Taylor, Ali, Nag, O'Brien, Ashburn and Chen.
S. Wolf et al, Silicon Processing for the VLSI Era, vol. 1, p. 366; 1986.
S. Wolf et al., Silicon Processing for the VLSI Era, vol. 1, pp. 522, 534, and 541; 1986.
K. Ishimaru et al., Trench Isolation Technology with 1 Micron Depth n-and p- Wells for a Full CMOS SRAM Cell with a 0.4 Micron. . . . IEEE 1994 pps. 97-98.
Fazan & Mathews. “A Highly Manufacturable Trench Isolation Process for Deep Submicron DRAMs,” IEEE 1993. 4 pages.
Continuations (1)
Number Date Country
Parent 09/146838 Sep 1998 US
Child 10/071456 US