This application claims the benefit under 35 U.S.C. § 119(a) of European Application No. 20210948.4 filed Dec. 1, 2020, the contents of which are incorporated by reference herein in their entirety.
The present disclosure relates to a semiconductor device. The disclosure also relates to a method of manufacturing of a semiconductor device.
A known semiconductor device is shown in
A known semiconductor device is described in U.S. Pat. No. 9,159,786B2. This device is shown in
The dual gate lateral MOSFET further comprises a body region 122 with the first conductivity formed in the epitaxial region 102 over the substrate 103. As shown in
A sidewall dielectric layer 128 and a bottom dielectric layer 126 provide isolation between dual gates 142, 144 and their surrounding semiconductor regions. A spacer 132 provides isolation between the first gate 142 and the second drain/source region 114. The isolation region 104 is used to isolate active regions so as to prevent leakage current from flowing between adjacent active regions.
Various example embodiments are directed to the disadvantage as described above and/or others which may become apparent from the following disclosure.
According to an embodiment of this disclosure a semiconductor device comprises:
Such a semiconductor device secures significantly improved breakdown voltage between the source and the drain of the semiconductor device.
The second poly is significantly or at least two times thicker compared to the first poly.
The second poly is connected to a gate or to a source of the semiconductor device, or it can be floating.
The semiconductor device can be a bi-directional MOSFET device, or any other suitable semiconductor device.
The disclosure also related to a method of manufacturing of a semiconductor device.
According to an embodiment of the disclosure the method comprises the steps:
So that the manner in which the features of the present disclosure can be understood in detail, a more particular description is made with reference to embodiments, some of which are illustrated in the appended figures. It is to be noted, however, that the appended figures illustrate only typical embodiments and are therefore not to be considered limiting of its scope. The figures are for facilitating an understanding of the disclosure and thus are not necessarily drawn to scale.
Advantages of the subject matter claimed will become apparent to those skilled in the art upon reading this description in conjunction with the accompanying figures, in which like reference numerals have been used to designate like elements, and in which:
The semiconductor devices manufactured according to this method has better performance compared to the semiconductor devices known in the art. The first poly 234 is the gate poly and it uses the trench bottom as the channel to operate the semiconductor device. The second poly 260 can be connected to the gate or to the source or floating. The second poly 260 having the RESURF oxide which is a thick thermal or deposition oxide significantly increases the breakdown voltage of the semiconductor device.
A semiconductor device according to an embodiment of the disclosure is shown in
As shown in
Furthermore, the second poly 310 can be connected to a gate or to a source or floating with a thick thermal or deposition oxide as a RESURF to increase the breakdown voltage between the drain and source.
The semiconductor device can be a bi-directional MOSFET device or any other suitable semiconductor device.
Particular and preferred aspects of the disclosure are set out in the accompanying independent claims. Combinations of features from the dependent and/or independent claims may be combined as appropriate and not merely as set out in the claims.
The scope of the present disclosure includes any novel feature or combination of features disclosed therein either explicitly or implicitly or any generalisation thereof irrespective of whether or not it relates to the claimed disclosure or mitigate against any or all of the problems addressed by the present disclosure. The applicant hereby gives notice that new claims may be formulated to such features during prosecution of this application or of any such further application derived therefrom. In particular, with reference to the appended claims, features from dependent claims may be combined with those of the independent claims and features from respective independent claims may be combined in any appropriate manner and not merely in specific combinations enumerated in the claims.
Features which are described in the context of separate embodiments may also be provided in combination in a single embodiment. Conversely, various features which are, for brevity, described in the context of a single embodiment, may also be provided separately or in any suitable sub combination.
The term “comprising” does not exclude other elements or steps, the term “a” or “an” does not exclude a plurality. Reference signs in the claims shall not be construed as limiting the scope of the claims.
Number | Date | Country | Kind |
---|---|---|---|
20210948 | Dec 2020 | EP | regional |
Number | Name | Date | Kind |
---|---|---|---|
7282406 | Grivna | Oct 2007 | B2 |
8723238 | Padmanabhan et al. | May 2014 | B1 |
9159786 | Chen | Oct 2015 | B2 |
20190019869 | Hsu | Jan 2019 | A1 |
20210074853 | Wang et al. | Mar 2021 | A1 |
Number | Date | Country |
---|---|---|
2020001033 | Jan 2020 | WO |
Entry |
---|
Extended European Search Report and Written Opinion for corresponding European application EP20210948.4, 10 pages dated Apr. 20, 2021. |
Number | Date | Country | |
---|---|---|---|
20220173243 A1 | Jun 2022 | US |