Claims
- 1. A semiconductor device comprising:
an element isolating region, formed in the surface portion of a first conductive type semiconductor substrate, for separating an element region; a gate electrode crossing a central portion above said semiconductor substrate in said element region separated by said element isolating region, said gate electrode having a contact portion for connecting to another wiring layer, which is arranged at one end outside of said element region, and said gate electrode having a shape which covers a boundary portion between said element region, which is arranged between said contact portion and an interior of said element region, and said element isolating region, over a length exceeding a gate length in the central portion of said element region; an ion implantation region for forming a diffusion layer, whose most part is included in said element region, and one part protrudes from said most part to include said contact portion of said gate electrode, said ion implantation region being arranged to avoid said boundary portion; and second conductive type diffusion layer regions which are each formed in the surface portion of said semiconductor substrate in regions included in one and the other of said element region divided by said gate electrode into substantially halves.
- 2. A semiconductor device comprising:
an element isolating region, formed in the surface portion of a first conductive type semiconductor substrate, for separating an element region; a gate electrode crossing a central portion above said semiconductor substrate in said element region separated by said element isolating region, said gate electrode having a contact portion for connecting to another wiring layer, which is arranged at one end outside of said element region, and said gate electrode having a shape which covers a boundary portion between said element region, which is arranged between said contact portion and an interior of said element region, and said element isolating region, over a length exceeding a gate length in the central portion of said element region; an insulating film which covers the boundary portion between said element region and said element isolating region as a frame shape except for a portion which said gate electrode is formed; an ion implantation region for forming a diffusion layer, which is arranged in a range including all of said gate electrode and said insulating film; second conductive type diffusion layer regions each formed in the surface portion of said semiconductor substrate in regions included in one and the other of said element region which is divided by said gate electrode into substantially halves and which is surrounded by said insulating layer; and a salicide layer which is formed on the top face of said gate electrode and in the surface portion of said second conductive type diffusion layer regions.
- 3. A semiconductor device comprising:
an STI (shallow trench isolation) region, formed so as to extend from the surface portion of a first conductive type semiconductor substrate to a predetermined depth, for separating an element region; a gate electrode which is formed to have a central crossing portion crossing a central portion above said semiconductor substrate in said element region separated by said STI region, a frame portion covering a pair of two facing sides of the boundary portion between said STI region and said element region and a inside portion of the other two sides of said boundary portion except for the corner portions of said boundary portion, and two openings surrounded by said central crossing portion and said frame portion; an ion implantation region for forming a diffusion layer, wherein a pair of facing boundary lines are arranged on said frame portion of said gate electrode covering the inside portion of the other two sides of the boundary portion between said STI region and said element region, and wherein the other pair of facing boundary lines are arranged outside of said gate electrode and said element region; and second conductive type diffusion layer regions each formed in the surface portion of said semiconductor substrate in said two opening regions of said gate electrode, respectively.
- 4. A semiconductor device comprising:
an STI region, formed so as to extend from the surface portion of a first conductive type semiconductor substrate to a predetermined depth, for separating an element region; a gate electrode which is formed to have a central crossing portion crossing a central portion above said semiconductor substrate in said element region separated by said STI region, a frame portion covering a pair of two facing sides of the boundary portion between said STI region and said element region and a inside portion of the other two sides of said boundary portion except for the corner portions of said boundary portion, and two openings surrounded by said central crossing portion and said frame portion; an insulating film formed so as to cover said element region outside of said frame portion of said gate electrode and said boundary portion; an ion implantation region for forming a diffusion layer, formed in a range including all of said gate electrode and said insulating film; second conductive type diffusion layer regions each formed in the surface portion of said semiconductor substrate in said two opening regions of said gate electrode; and a salicide layer formed on the exposed top face of said gate electrode and in the surface portion of said second conductive type diffusion layer region.
- 5. A semiconductor device comprising:
an STI region, formed so as to extend from the surface portion of a first conductive type semiconductor substrate to a predetermined depth, for separating a substantially rectangular element region, each corner portion of which has an arc shape or a plurality of corners of an acute angle; a gate electrode which is formed to have a central crossing portion crossing a central portion above said semiconductor substrate in said element region separated by said STI region, a frame portion covering the boundary portion between said STI region and said element region, and two openings surrounded by said central crossing portion and said frame portion; an ion implantation region for forming diffusion layer, formed in a range including all of said gate electrode; and second conductive type diffusion layer regions formed in the surface portion of said semiconductor substrate in said two opening regions of said gate electrode, respectively.
- 6. A method for fabricating a semiconductor device comprising the steps of:
forming an element isolating region for separating an element region in the surface portion of a first conductive type semiconductor substrate; forming a gate electrode crossing a central portion above said semiconductor substrate in said element region separated by said element isolating region, said gate electrode having a contact portion for connecting to another wiring layer, which is arranged at one end outside of said element region, and said gate electrode having a shape which covers a boundary portion between said element region, which is arranged between said contact portion and an interior of said element region, and said element isolating region, over a length exceeding a gate length in the central portion of said element region; and implanting ions into an ion implantation region for forming a diffusion layer, whose most part is included in said element region, and one part protrudes from said most part to include said contact portion of said gate electrode, said ion implantation region being arranged to avoid said boundary portion, to form second conductive type diffusion layer regions in the surface portion of said semiconductor substrate in regions, which are included in one and the other of said element region divided by said gate electrode into substantially halves.
- 7. A method for fabricating a semiconductor device comprising the steps of:
forming an element isolating region for separating an element region in the surface portion of a first conductive type semiconductor substrate; forming a gate electrode crossing a central portion above said semiconductor substrate in said element region separated by said element isolating region, said gate electrode having a contact portion for connecting to another wiring layer, which is arranged at one end outside of said element region, and said gate electrode having a shape which covers a boundary portion between said element region, which is arranged between said contact portion and an interior of said element region, and said element isolating region, over a length exceeding a gate length in the central portion of said element region; forming a gate electrode so as to have a shape which crosses a central portion above said semiconductor substrate in said element region separated by said element isolating region, which has a contact portion provided outside of said element region at one end thereof to be connected to another wiring layer, and which covers the boundary portion between said element region and said element isolating region, which is arranged between said contact portion and the interior of said element region, over a length exceeding a gate length in the central portion of said element region; forming an insulating film which covers the boundary portion between said element region and said element isolating region as a frame shape except for a portion which said gate electrode is formed; implanting ions into a diffusion layer forming ion implantation region which is arranged in a range including all of said gate electrode and said insulating film, to each form second conductive type diffusion layer regions in the surface portion of said semiconductor substrate in regions included in one and the other of said element region which is divided by said gate electrode into substantially halves and which is surrounded by said insulating layer; and depositing and heat-treating a metal film on the whole surface of said element region to form a salicide layer on the top face of said gate electrode and in the surface portion of said second conductive type diffusion layer regions.
- 8. A method for fabricating a semiconductor device comprising the steps of:
forming an STI region for separating an element region so as to extend from the surface portion of a first conductive type semiconductor substrate to a predetermined depth; forming a gate electrode to have a central crossing portion crossing a central portion above said semiconductor substrate in said element region separated by said STI region, a frame portion covering a pair of two facing sides of the boundary portion between said STI region and said element region and a inside portion of the other two sides of said boundary portion except for the corner portions of said boundary portion, and two openings surrounded by said central crossing portion and said frame portion; and implanting ions into a diffusion layer forming ion implantation region wherein a pair of facing boundary lines are arranged on said frame portion of said gate electrode covering the inside portion of the other two sides of the boundary portion between said STI region and said element region and wherein the other pair of facing boundary lines are arranged outside of said gate electrode and said element region, to form second conductive type diffusion layer regions in the surface portion of said semiconductor substrate in said two opening regions of said gate electrode, respectively.
- 9. A method for fabricating a semiconductor device comprising the steps of:
forming an STI region for separating an element region so as to extend from the surface portion of a first conductive type semiconductor substrate to a predetermined depth; forming a gate electrode to have a central crossing portion crossing a central portion above said semiconductor substrate in said element region separated by said STI region, a frame portion covering a pair of two facing sides of the boundary portion between said STI region and said element region and a inside portion of the other two sides of said boundary portion except for the corner portions of said boundary portion, and two openings surrounded by said central crossing portion and said frame portion; forming an insulating film covering said element region and said boundary portion outside of said frame portion of said gate electrode; implanting ions into a diffusion layer forming ion implantation region, which includes all of said gate electrode and said insulating film, to form second conductive type diffusion layer regions in the surface portion of said semiconductor substrate in said two opening regions of said gate electrode, respectively; and depositing and heat-treating a metal film on the whole surface of said element region to form a salicide layer on the exposed top face of said gate electrode and in the surface portion of said second conductive type diffusion layer regions.
- 10. A method for fabricating a semiconductor device comprising the steps of:
forming an STI region for separating a substantially rectangular element region, each corner portion of which has an arc-shaped or a plurality of obtuse corners, so as to extend from the surface portion of a first conductive type semiconductor substrate to a predetermined depth; forming a gate electrode to have a central crossing portion crossing a central portion above said semiconductor substrate in said element region separated by said STI region, a frame portion covering the boundary portion between said STI region and said element region, and two openings surrounded by said central crossing portion and said frame portion; and implanting ions into a diffusion layer forming ion implantation region in a range including all of said gate electrode to form second conductive type diffusion layer regions in the surface portion of said semiconductor substrate in said two opening regions of said gate electrode, respectively.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-132684 |
May 2000 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The subject application is related to subject matter disclosed in Japanese Patent Application No. 2000-132684 filed on May 1, 2000 in Japan to which the subject application claims priority under Paris Convention and which is incorporated herein by reference.