Claims
- 1. A method for fabricating a hetero-junction bipolar transistor type semiconductor device, comprising the steps of:(a) preparing a semiconductor substrate in which a collector layer, a base layer, and an emitter layer are formed sequentially; (b) forming a first conductive layer on the main surface of said emitter layer; (c) patterning said first conductive layer, thereby forming an emitter electrode and forming a dummy electrode so as to be separated from said emitter electrode; (d) removing said emitter layer by using said emitter electrode and said dummy electrode as a mask, thereby exposing part of said base layer; and (e) forming a second conductive layer serving as a base electrode on a part of said exposed base layer by using said emitter electrode and said dummy electrode as a mask.
- 2. A method for fabricating a hetero-junction bipolar transistor type semiconductor device according to claim 1, wherein said base electrode is comprised of a first base electrode and a second base electrode;said first and second base electrodes are separated by said dummy electrode; and said second base electrode is formed closer to said emitter electrode than said first base electrode.
- 3. A method for fabricating a hetero-junction bipolar transistor type semiconductor device according to claim 2, whereinsaid hetero-junction bipolar transistor type semiconductor device has a plurality of said base layers and emitter layers; said base layers are separated from each other; said emitter layers are separated from each other; and said first and second base electrodes are formed on each of said base layers.
- 4. A method for fabricating a hetero-junction bipolar transistor type semiconductor device according to claim 3, wherein a common base wiring for electrically connecting said first base electrodes is formed.
- 5. A method for fabricating a hetero-junction bipolar transistor type semiconductor device according to claim 2, further comprising the step of:(f) between said steps (d) and (e), forming said second conductive layer over said emitter electrode, said dummy electrode, and said exposed base layer.
- 6. A method for fabricating a hetero-junction bipolar transistor type semiconductor device according to claim 2, wherein said base layer between said first and second base electrodes functions as a base resistor.
- 7. A method for fabricating a hetero-junction bipolar transistor type semiconductor device according to claim 2, wherein said emitter electrode and said dummy electrode are comprised of a same material.
- 8. A method for fabricating a hetero-junction bipolar transistor type semiconductor device according to claim 2, wherein said collector layer and base layer are comprised of GaAs; and said emitter layer is comprised of InGaP.
Priority Claims (2)
Number |
Date |
Country |
Kind |
11-232378 |
Aug 1999 |
JP |
|
2000-216848 |
Jul 2000 |
JP |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 09/639,754 filed Aug. 15, 2000 now U.S. Pat. No. 6,403,991.
US Referenced Citations (8)
Number |
Name |
Date |
Kind |
3886458 |
Matsumoto et al. |
May 1975 |
A |
4966860 |
Suzuki et al. |
Oct 1990 |
A |
5098853 |
Clark et al. |
Mar 1992 |
A |
5162243 |
Streit et al. |
Nov 1992 |
A |
5270223 |
Liu |
Dec 1993 |
A |
5321279 |
Khatibzadeh et al. |
Jun 1994 |
A |
5672522 |
Streit et al. |
Sep 1997 |
A |
5859447 |
Yang et al. |
Jan 1999 |
A |
Foreign Referenced Citations (1)
Number |
Date |
Country |
7-7014 |
Jan 1995 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/639754 |
Aug 2000 |
US |
Child |
10/026613 |
|
US |