The present invention relates to semiconductor devices and methods for making semiconductor devices.
Semiconductor devices are used in many electronic and other applications. Semiconductor devices comprise integrated circuits that are formed on semiconductor wafers by depositing many types of thin films of material over the semiconductor wafers, and patterning the thin films of material to form the integrated circuits.
One type of semiconductor device is a memory device, in which data is typically stored as a logical “1” or “0”. One type of memory device is a charge storage memory device. The charge storage memory device may, for example, be a floating gate memory device or a charge trapping memory device.
An embodiment is a memory device, comprising: a substrate; a gate stack disposed over said substrate, said gate stack comprising a charge storage layer and a high-k dielectric layer; and a cover layer disposed over at least the sidewall surfaces of the high-k dielectric layer.
An embodiment is a method of making a memory device, the memory device including a charge storage layer, the method comprising: providing a substrate; forming a gate stack over the substrate, the gate stack comprising the charge storage layer and a high-k dielectric layer; and forming a cover layer over at least the exposed surfaces of the high-k dielectric layer.
An embodiment is a method of making a memory device, comprising: providing a substrate; forming a gate stack over the substrate, the gate stack including: a first dielectric layer, a charge storage layer formed over the first dielectric layer, a second dielectric layer formed over the charge storage layer, and a control gate layer formed over the second dielectric layer, at least one of the first dielectric layer or the second dielectric layer comprising a high-k dielectric material; and forming a cover layer over the sidewall surfaces of the gate stack so an to cover at least the high-k dielectric material.
The following detailed description refers to the accompanying drawings that show, by way of illustration, specific details and embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the invention. The various embodiments are not necessarily mutually exclusive, as some embodiments can be combined with one or more other embodiments to form new embodiments.
Next, a first dielectric layer 220 is formed over the substrate 210. In one or more embodiments, the first dielectric layer 220 may comprise an oxide (such as silicon dioxide SiO2), a nitride (such as Si3N4 or SixNy), an oxynitride (such as, for example, silicon oxynitride, S—O—N or SiOxNy), an oxide/nitride stack (such as a SiOx/SixNy stack), a nitride/oxide stack, an oxide/nitride/oxide stack (for example, an ONO stack) or combinations thereof.
In one or more embodiments, the first dielectric layer may comprise a high-k dielectric material. A high-k dielectric material may also referred to as a high-k material. In one or more embodiments, the high-k dielectric material may have a dielectric constant greater than 3.9. In one or more embodiments, the high-k dielectric material may have a dielectric constant greater than that of silicon dioxide. In one or more embodiments, the high-k material may comprise a hafnium-based material. In one or more embodiments, the high-k material may comprise one or more of the elements Hf, Al, Si, Zr, O, N, Ta, La, Ti, Y, Pr, Gd and combinations thereof. The high-k material may, for example, comprise HfSiON, HfSiO, HfO2, HfSiOx, HfAlOx, HfAlOxNy, HfSiAlOx, HfSiAl0xNy, Al2O3, ZrO2, ZrSiOx, Ta2O5, SrTiO3, La2O3, Y2O3, Gd2O3, Pr2O3, TiO2, ZrAlOx, ZrAlOxNy, SiAlOx, SiAlOxNy, ZrSiAlOx, ZrSiAlOxNy, or combinations thereof. In one or more embodiments, the high-k material may comprise Al2O3.
In one or more embodiments, the first dielectric layer 220 may comprise any other dielectric material or high-k dielectric material. In one or more embodiments, the first dielectric layer 220 may comprise an oxide/high-k stack such as a SiO2/Al2O3 stack. In one or more embodiments, the first dielectric layer 220 may comprise a high-k/oxide stack such as an Al2O3/SiO2.
In one or more embodiments, the first dielectric layer may have a thickness of at least 4 nm (nanometers). In one or more embodiments, the first dielectric layer may have a thickness greater than about 6 nm. In one or more embodiments, the first dielectric layer may have a thickness greater than about 8 nm. In one or more embodiments, the first dielectric layer may have a thickness of less than about 15 nm. In one or more embodiments, the first dielectric layer may have a thickness of less than about 12 nm. In one or more embodiments, the first dielectric layer may comprise a single layer of material or it may comprise two or more layers of material.
The first dielectric layer 210 may be formed in many different ways. For example, the first dielectric layer may be grown by a thermal oxidation, deposited by a chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), or a jet vapor deposition. Hence, the first dielectric layer may be formed by a growth process or by a deposition process. In one or more embodiments, the first dielectric layer 220 may be an oxide form by a thermal oxidation process. In one or more embodiments, the oxide may be silicon dioxide.
A high-k dielectric material may be formed, for example, by a deposition process. Examples of deposition process which may be used include chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), molecular beam epitaxy (MBE), or other deposition processes.
In one or more embodiments, the first dielectric layer may serve as a tunneling dielectric layer for a charge storage memory device such as a floating gate memory device or for a charge trapping memory device.
Next, a charge storage layer 230 may be formed over the first dielectric layer 220. In one or more embodiments, the charge storage layer 230 may comprise any conductive material. In one or more embodiments, the charge storage layer 230 may comprise, for example, a polysilicon material. The polysilicon may be doped with an n-type dopant (such as phosphorus) or a p-type dopant (such as boron). The doping may be accomplished using an ion implantation process. The doping may be done in-situ. In one or more embodiments, the charge storage layer 230 may comprise a metallic material such as a pure metal or a metal alloy. In one or more embodiments, the charge storage layer 230 may comprise a conductive material. In one or more embodiments, the charge storage layer 230 may comprise a semiconductor material. In one or more embodiments, the charge storage layer 230 may comprise a dielectric material. The dielectric material, may, for example, be a nitride material such as a silicon nitride material. In one or more embodiments, the charge storage layer 230 may comprise a metal silicide or a metal nitride.
In one or more embodiments, the charge storage layer 230 may comprise TiN, TiC, HfN, TaN, TaC, TaN, W, Al, Ru, RuTa, TaSiN, NiSix, CoSix, TiSix, Ir, Y, Pt, I, Pt, Ti, Pd, Re, Rh, borides of Ti, borides of Hf, borides of Zr, phosphides of Ti, phosphide of Hf, phoshides of Zr, antimonides of Ti, antimonides of Hf, antimonides of Zr, TiAlN, Mo, MoN, ZrSiN, ZrN, HfN, HfSiN, WN, Ni, Pr, VN, TiW, and/or combinations thereof.
In one or more embodiments, the charge storage layer 230 may comprise a nitride material such as a silicon nitride material. In one or more embodiments, the charge storage material 230 may include an oxynitride material. In one or more embodiments, the charge storage material 230 may include a nanocrystalline material. In one or more embodiments, the charge storage material may include a high-k dielectric material.
In one or more embodiments, the charge storage layer 230 may serve as a floating gate layer for a floating gate of a floating gate memory device. Hence, in one or more embodiments, the charge storage layer 230 may be formed of any material which can serve as a floating gate of a floating gate memory device.
In one or more embodiments, the floating gate material may comprise any conductive material. In one or more embodiments, the floating gate material may comprise, for example, a polysilicon material. The polysilicon may be doped with an n-type dopant (such as phosphorus) or a p-type dopant (such as boron). The doping may be accomplished using an ion implantation process. The doping may be done in-situ.
In one or more embodiments, the floating gate material may comprise a metallic material such as a pure metal or a metal alloy. In one or more embodiments, the floating gate material may comprise a conductive material. In one or more embodiments, the charge storage layer 230 may comprise a semiconductor material. In one or more embodiments, the floating gate material may comprise a dielectric material. The dielectric material, may, for example, be a nitride material such as a silicon nitride material. In one or more embodiments, the floating gate material may comprise a metal silicide or a metal nitride.
In one or more embodiments, the floating gate material may comprise TiN, TiC, HfN, TaN, TaC, TaN, W, Al, Ru, RuTa, TaSiN, NiSix, CoSix, TiSix, Ir, Y, Pt, I, Pt, Ti, Pd, Re, Rh, borides of Ti, borides of Hf, borides of Zr, phosphides of Ti, phosphide of Hf, phoshides of Zr, antimonides of Ti, antimonides of Hf, antimonides of Zr, TiAlN, Mo, MoN, ZrSiN, ZrN, HfN, HfSiN, WN, Ni, Pr, VN, TiW, and/or combinations thereof.
Examples, of floating gate materials include, but not limited to, conductive materials such as, for example, polysilicon materials. Examples of polysilicon materials include n-doped and p-doped polysilicon materials.
In one or more embodiments, the charge storage layer 230 may be a charge trapping layer. In this case, the charge storage memory device may be a charge trapping memory device. Charges may be stored within traps of the charge trapping material. In one or more embodiments, the charge trapping layer may comprise a nitride material such as a silicon nitride material. In one or more embodiments, the charge trapping layer may comprise a nanocrystalline layer. In one or more embodiments, the charge trapping layer may comprise a high-k dielectric material.
The charge storage layer 230 may comprise a single layer or a plurality of stacked layers (such as a polysilicon layer disposed over a metal layer). In one or more embodiments, the thickness of the charge storage layer 230 may be about 300 Angstroms to about 3000 Angstroms, however, other thicknesses are also possible. The charge storage layer 230 may be deposited in many different ways. Examples include chemical vapor deposition, physical vapor deposition and atomic layer deposition.
Next, a second dielectric layer 240 is disposed over the charge storage layer. In one or more embodiments, the second dielectric layer 240 may comprise an oxide (such as silicon dioxide SiO2), a nitride (such as Si3N4 or SixNy) an oxynitride, such as silicon oxynitride (S—O—N or SiOxNy), an oxide/nitride stack such as a SiO2/Si3N4 or an Si02/SixNy stack (where the layers may be in any order), an oxide/nitride/oxide stack (for example, an ONO stack) or combinations thereof. The second dielectric layer 240 may, for example, be formed from a growth process or a deposition process.
In one or more embodiments, the second dielectric layer 240 may comprise a high-k dielectric material. In one or more embodiments, the high-k dielectric material may have a dielectric constant greater than 3.9. In one or more embodiments, the high-k dielectric material may have a dielectric constant greater than silicon dioxide. In one or more embodiments, the high-k material may comprise a hafnium-based material. In one or more embodiments, the high-k material may comprise one or more of the elements Hf, Al, Si, Zr, O, N, Ta, La, Ti, Y, Pr, Gd and combinations thereof. In one or more embodiments, the high-k material may comprise HfSiON, HfSiO, HfO2, HfSiOx, HfAlOx, HfAlOxNy, HfSiAlOx, HfSiAlOxNy, Al2O3, ZrO2, ZrSiOx, Ta2O5, SrTiO3, La2O3, Y2O3, Gd2O3, Pr2O3, TiO2, ZrAlOx, ZrAlOxNy, SiAlOx, SiAlOxNy, ZrSiAlOx, ZrSiAlOxNy, or combinations thereof. In one or more embodiments, the high-k dielectric material may comprise Al2O3. In one or more embodiments, the second dielectric layer 240 may comprise any other dielectric material or any other high-k dielectric material.
In one or more embodiment, the first dielectric layer 220 may comprise a high-k dielectric material. In one or more embodiments, the second dielectric layer 240 may comprise a high-k dielectric material. In one or more embodiments, the first dielectric layer 220 may comprise a first high-k dielectric material and the second dielectric layer 240 may comprise a second high-k dielectric material. In an embodiment, the first high-k dielectric material may be the same as the second high-k dielectric material. In an embodiment, the first high-k dielectric material may be different from the second high-k dielectric material.
In one or more embodiments, the second dielectric layer 240 may have a thickness of at least 4 nm (nanometers). In one or more embodiments, the second dielectric layer may have a thickness greater than about 6 nm. In one or more embodiments, the second dielectric layer may have a thickness greater than about 8 nm. In one or more embodiment, the second dielectric layer may have a thickness of less than about 20 nm. In one or more embodiments, the second dielectric layer may have a thickness of less than about 12 nm. In one or more embodiments, the second dielectric layer may comprise a single layer of material or it may comprise two or more layers of material.
The second dielectric layer 240 may be formed in many different ways. For example, the second dielectric layer may be grown by a thermal growth process (such as thermal oxidation), deposited by a chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), or a jet vapor deposition. Hence, the second dielectric layer may be formed by a growth process or by a deposition process.
A high-k material may be formed, for example, by a deposition process. Examples of deposition process which may be used include chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), molecular beam epitaxy (MBE), Metal-Organic Chemical Vapor Deposition (MOCVD), or other deposition processes.
In one or more embodiments, the second dielectric layer 240 may serve as an inter-gate dielectric layer between a floating gate and a control gate of a floating gate memory device. In one or more embodiments, the floating gate and the control gate may both be formed of a polysilicon material. The polysilicon material may be n-doped or p-doped. In this case, the second dielectric layer may be referred to as an interpoly dielectric material.
It is noted that the use of a high-k material as an inter-gate dielectric layer (or as an interpoly dielectric layer) in a floating gate memory device may be beneficial since the larger dielectric constant may lead to larger capacitive coupling between the control gate and the floating gate. This may lead to a reduction in the power needed to operate the device.
The second dielectic material 240 may also be used between the charge trapping layer and the control gate layer of a charge trapping device. The second dielectric material 240 may serve as a blocking dielectric to block the transfer of charges to and from the charge storage layer. Likewise, the use of a high-k material in a charge trapping device between a control gate and a charge trapping layer may also be beneficial.
Next, a control gate layer 250 is formed over the second dielectric layer. In one or more embodiments, the control gate layer 250 may comprise any conductive material. In one or more embodiments, the control gate layer 250 may comprise, for example, a polysilicon material. In one or more embodiments, the polysilicon may be doped with an n-type dopant (such as phosphorus). In one or more embodiments, the polysilicon may be p-type dopant (such as boron). The doping may, for example, be accomplished using an ion implantation process. At least a portion of the doping may be accomplished during source/drain formation. At least a portion of the doping may be accomplished during source/drain extension formation. In one or more embodiments, it is also possible that doping may be in situ.
In one or more embodiments, the control gate layer 250 may comprise a metallic material such as a pure metal or a metal alloy. In one or more embodiments, the control gate layer may be any material suitable as a control gate for a floating gate device. In one or more embodiments, the control gate layer 250 may comprise a metal silicide or a metal nitride. In one or more embodiments, the second gate layer 270 may comprise TiN, TiC, HfN, TaN, TaC, TaN, W, Al, Ru, RuTa, TaSiN, NiSix, CoSix, TiSix, Ir, Y, Pt, I, PtTi, Pd, Re, Rh, borides, phosphides, or antimonides of Ti, Hf, Zr, TiAlN, Mo, MoN, ZrSiN, ZrN, HfN, HfSiN, WN, Ni, Pr, VN, TiW, other metals, and/or combinations thereof.
The control gate layer 250 may comprise a single layer or a plurality of stacked layers (such as a polysilicon layer disposed over a metal layer). In one or more embodiments, the thickness of the control gate layer 250 may be about 300 Angstroms to about 3000 Angstroms, however, other thicknesses are also possible. The control gate layer 250 may be deposited in many different ways. Examples, include chemical vapor deposition, physical vapor deposition and atomic layer deposition.
In one or more embodiments, the control gate layer 250 may serve as a control gate layer for the control gate of a floating gate memory device or as a control gate of a charge trapping device. Hence, in one or more embodiments, the control gate layer 250 may be formed of a material which can serve as a control gate of a floating gate memory device or as the control gate of a charge trapping device.
Referring to
In one or more embodiments, it is also possible that the layer 220 from
After patterning, a remaining portion of the control gate layer 250 forms control gate layer 250′ of the gate stack 300. The control gate layer 250′ may also be referred to as control gate 250′ of the gate stack 300.
In one or more embodiments, the control gate 250′ may serve as a control gate for a memory device such as a charge storage memory device. The charge storage memory device may be for example, a floating gate memory device or a charge trapping memory device.
Referring to
In one embodiment, the cover layer 310 may comprise a dielectric material. In an embodiment the dielectric material may be an oxide material. An example, the oxide material may be silicon dioxide or SiO2. In another embodiment, the cover layer 310 may comprise a nitride material. The nitride may be silicon nitride. In another embodiment, the cover layer 310 may comprise an oxynitride material. The oxynitride may, for example, be silicon oxynitride. In one embodiment, the cover layer 310 may be formed by a growth process. In another embodiment, the cover layer 310 may be formed by a deposition process. As an example, the cover layer 310 may be formed by the deposition of an oxide material such as the deposition of SiO2. In one or more embodiments, the deposition of cover layer 310 may be a conformal deposition.
The deposition of the cover layer 310, which may comprise a silicon dioxide or some other oxide, may, for example, be carried out by High-Temperature Oxidation (HTO) or Low Temperature Oxidation techniques (LTO) or through some other way such as by Atomic Layer Deposition (ALD).
After the formation of the cover layer, the cover layer may be subjected to an annealing process which may increase the density of the cover layer material. This may improve the quality of the cover layer.
Referring to the embodiment shown in
The cover layer 310 (which may be formed of a deposited oxide such as a deposited silicon dioxide) may help to protect the high-k material during further processes. As well, the cover layer may help to protect processing tools from contamination. In order to integrate high-k material into a conventional process (such as a conventional CMOS process or a conventional embedded memory process) as an dielectric layer between a charge storage layer and a control gate layer, care may need to be taken to avoid contamination of the established process tool-park. In general, the constituents of a process using high-k materials may differ from those of a process without high-k process. Hence, the high-k materials may be regarded as contaminants. This may require regular contamination checks of the process tools involved in process steps where the high-k materials are exposed. This may be over a large number of process steps from high-k deposition to encapsulation after spacer processing. This slows process cycle times considerably. During these process steps, the high-k materials themselves may also be exposed to several processing steps (such as wet etching steps) which, owing to the different chemical properties of the high-k materials, may lead to unwanted etching of the high-k material. It is possible that the cover layer 310 may help prevent such tool contamination and/or such unwanted etching, as described above.
Referring to
In one or more embodiments, the extension regions 410 may be n-type. In one or more embodiments, the extension regions 410 may be p-type.
In one or more embodiments, during the formation of the extension regions 410, the control gate layer 250′ may also be doped with n-type or p-type dopants.
Referring to
In one or more embodiments, it is also possible that the sidewall spacers 420 comprise a polysilicon material. In an embodiment, the polysilicon material may be doped with an n-type and/or p-type material. In one or more embodiments, one of the spacers may be removed in later processing. In one or more embodiments, the remaining spacer may form a select gate for a memory device.
It is noted that after the formation of the extension regions 410 (as shown in
Referring to
In one or more embodiments, during the formation of the source/drain regions 430, the control gate layer 250′ may also be doped with n-type or p-type dopants.
In one or more embodiments, the device 1010 shown in
In one or more embodiments, the charge storage memory device 1010 may be charge trapping memory device. In this case, the charge storage layer 230 may be a charge trapping layer. The charge trapping layer may comprise a nitrides (such as silicon nitride), oxynitrides, nanocrystalline materials and high-k materials. The first dielectric layer 220′ may also be an oxide (such as a silicon dioxide) which may be formed by a growth process. The second dielectric layer may be a high-k material, and the control layer 250′ may be doped polysilicon material. The cover layer 310 may be formed of a deposited oxide (such as a deposited silicon dioxide). Of course, other materials may be substituted for the materials described.
In one or more embodiments, the charge storage memory device 1010 shown in
When formed as an embedded memory device in combination with at least one logic device, the cover layer 310 may serve a useful role. Referring again to
A chemical such as phosphoric acid may then be used to remove the exposed TEOS oxide from the memory portion. In the case in which the second dielectric layer 240′ may be formed of a high-k material, it is then possible that the phosphoric acid may etch the high-k material if it where not protected by the cover layer 310.
In an embodiment, the pre-cover layer 320 may comprise a dielectric material. In an embodiment, the pre-cover layer 320 may include an oxide. An example of an oxide is silicon dioxide (SiO2). Another example of an oxide is tantalum oxide. In an embodiment, the pre-cover layer 320 may include a nitride. An example of a nitride is silicon nitride. In an embodiment, the pre-cover layer may include an oxynitride. An example of an oxynitride is SiON. In an embodiment, the pre-cover layer may include SiOxNy. The pre-cover layer 320 may be formed by a growth process or by a deposition process.
In one or more embodiments, the deposition process may be a conformal deposition. In one embodiment, the pre-cover layer may comprise an oxide (such as a silicon dioxide) which is formed by a growth process (such as a thermal growth or oxidation process).
In the embodiment shown in
In other embodiments, it may be possible that a pre-cover layer may not form on one or more other layers of the gate stack 300. For example, it may be possible that one or more other layers of the gate stack 300 also comprise a high-k dielectric material.
In other embodiments, it may be possible that the pre-cover 320 can form (by, for example, growth or deposition) on the sidewall surfaces of the second dielectric layer 240′.
Referring to
In one or more embodiments, the cover layer 310 may comprise a dielectric material. In one or more embodiments, the cover layer 310 may be formed by a growth process. In one or more embodiments, the cover layer 310 may be formed by a deposition process. In one or more embodiments, the cover layer 310 may comprise an oxide material (such as a silicon dioxide). In one or more embodiments, the cover layer 310 may comprise an oxide material (such as a silicon dioxide) which is formed by a deposition process. The one or more embodiments, it is possible that the cover layer 310 may include other materials, such as other dielectric materials. In one or more embodiments, the cover layer 310 may comprise a nitride material. In one or more embodiments, the cover layer 310 may comprise an oxynitride material. The combination of the pre-cover layer 320 and the cover layer 310 may serve to protect the gate stack 300 during further processing.
After the formation of the cover layer 310, the structure may be subject to an ion implantation process such as to form the source/drain extension regions 410 as shown in
In one or more embodiments, the sidewall spacers 420 may comprise a polysilicon material such an n-doped or p-doped material. In a later processing step, it is possible that one of the spacers is removed. In one or more embodiments, it is possible that the remaining spacer may be used as a select gate for a memory device.
Referring to
In one or more embodiments, the device 1020 shown in
In one or more embodiments, the charge storage memory device 1020 may be charge trapping memory device. In this case, the charge storage layer 230 may be a charge trapping layer. In one or more embodiments, the charge trapping layer may comprise a nitride (such as silicon nitride), oxynitrides, nanocrystalline materials and high-k materials. The first dielectric layer 220′ may be an oxide (such as a silicon dioxide) which may be formed by a growth process. The second dielectric layer may be a high-k material, and the control layer 250′ may be doped polysilicon material. The cover layer 310 may be formed of a deposited oxide (such as a deposited silicon dioxide). Of course, other materials may be substituted for the materials described.
In one or more embodiments, the device 1020 shown in
When formed as an embedded memory device in combination with at least one logic device, the cover layer 310 as well as the pre-cover layer 320 may serve useful roles. Referring again to
In the embodiments shown in
In yet another embodiment, it is possible that neither the first dielectric layer 220′ nor the second dielectric layer 240′ comprises a high-k material. Referring to
Although the invention has been described in terms of certain embodiments, it will be obvious to those skilled in the art that many alterations and modifications may be made without departing from the invention. Accordingly, it is intended that all such alterations and modifications be included within the spirit and scope of the invention.
The present application is a divisional application of U.S. patent application Ser. No. 12/138,457, filed on Jun. 13, 2008. U.S. patent application Ser. No. 12/138,457 is hereby incorporated by reference herein.
Number | Date | Country | |
---|---|---|---|
Parent | 12138457 | Jun 2008 | US |
Child | 13972958 | US |