Claims
- 1. A semiconductor device, comprising:
- a semiconductor substrate having a main surface;
- a collector impurity region of a first conductivity type formed on the main surface of said semiconductor substrate;
- a base impurity region of a second conductivity type formed on the main surface of said semiconductor substrate within said collector impurity region; and
- an insulating layer formed on said base impurity region and having a through opening; wherein
- a groove formed at the main surface of said semiconductor substrate within said base impurity region so as to be located under said through opening of the insulating layer extending the through opening to a region under a bottom surface of said insulating layer; said device further comprising
- an emitter impurity region of a first conductivity type formed at a bottom surface of said groove in said base impurity region and spaced laterally from an end of said groove; and
- a sidewall insulating layer covering a surface of said groove located under said insulating layer so as to expose a portion of a surface of said emitter impurity region.
- 2. The semiconductor device according to claim 1, wherein said sidewall insulating layer covers a wall surface of said insulating layer defining said through opening and is in contact with a bottom surface of said insulating layer.
- 3. The semiconductor device according to claim 1, wherein
- said sidewall insulating layer covers only a portion, which is located under said insulating layer, of a surface of said groove.
- 4. The semiconductor device according to claim 1, wherein an end portion of said groove positioned under said insulating layer has such a shape that has a radius of curvature which is substantially the same as a depth of said groove.
- 5. The semiconductor device according to claim 1, further comprising:
- an emitter electrode layer formed so as to come into contact with a portion, which is exposed from said sidewall insulating layer, of a surface of said emitter impurity region.
- 6. The semiconductor device according to claim 1, wherein
- said base impurity region includes boron (B) and said emitter impurity region includes arsenic (As).
- 7. The semiconductor device according to claim 1, wherein an edge of the emitter impurity region is positioned within and laterally spaced apart from said wall surface defining said through opening in the insulating layer by a distance L1, the sidewall insulating layer extends from said wall surface defining said through opening in the groove on the bottom of the insulating layer a distance L2, and the edge of the emitter impurity region is laterally spaced apart from an end of the groove by a distance equal to L1+L2.
- 8. The semiconductor device according to claim 1, wherein an edge of the emitter impurity region is positioned within and laterally spaced from said wall surface defining said through opening.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-310893 |
Dec 1993 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/339,733 filed Nov. 14, 1994 now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (7)
Number |
Date |
Country |
58-155751 |
Sep 1983 |
JPX |
64-55863 |
Mar 1989 |
JPX |
2-152240 |
Jun 1990 |
JPX |
2-189964 |
Jul 1990 |
JPX |
3-73541 |
Mar 1991 |
JPX |
3-165523 |
Jul 1991 |
JPX |
3-190139 |
Aug 1991 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"Sub Um Bicmos Technology and its Future Trend", Hiroshi Momose, SDM89-49, pp. 1-8 Dec. 1989. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
339733 |
Nov 1994 |
|