Claims
- 1. A semiconductor device comprising:
at least three independently accessible memory devices that can be independently tested, wherein at least one of the memory devices has a memory capacity differing from the other memory devices; and selection signal lines for independently providing each of the memory devices with a selection signal that activates the memory device.
- 2. The semiconductor device according to claim 1 wherein the selection signal lines are each provided in correspondence with each of the memory devices.
- 3. The semiconductor device according to claim 2, wherein the selection signal lines are included in a plurality of address signal lines.
- 4. The semiconductor device according to claim 2, wherein the selection signal lines are provided separately from the address signal lines.
- 5. A semiconductor device comprising:
at least three independently accessible memory devices that can be independently tested, wherein at least one of the memory devices has a memory capacity differing from the other memory devices; a plurality of signal lines for providing each of the memory devices with an address signal and a selection signal, for activating the memory devices; and at least one inverter circuit each connected between a predetermined one of the memory devices and a predetermined one of the signal lines for providing the selection signal, wherein the inverter circuit inverts the selection signal.
- 6. The semiconductor device according to claim 5, wherein the predetermined memory device is the memory device excluding the one having a test period that is longest among the at least three memory devices.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-210803 |
Jul 1999 |
JP |
|
Parent Case Info
[0001] This is a divisional of U.S. application Ser. No. 09/626,107 now allowed.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09626107 |
Jul 2000 |
US |
Child |
10320420 |
Dec 2002 |
US |