Claims
- 1. A method of fabricating a semiconductor device, comprising the steps of:forming circuitry on a main surface of a semiconductor substrate; then forming a first dielectric film on the main surface of said semiconductor substrate; then planarizing a top surface of said first dielectric film more remote from said semiconductor substrate; then forming a first metallization layer in desired positions to a thickness of B on said planarized first dielectric film to form conductive interconnects having a minimum linewidth R; then forming a second dielectric film on the planarized surface of said first dielectric film; then planarizing a top surface of said second dielectric film more remote from said semiconductor substrate; then forming contact holes in said second dielectric film such that said contact holes reach said first metallization layer and have a depth A satisfying relations given by [Eq. 3](0.605/R)0.5<A<2.78−1.02B+0.172B2 then embedding a conductive material including tungsten atoms into said contact holes; and then forming a second metallization layer in desired locations on the planarized surface of said second dielectric film.
- 2. A method of fabricating a semiconductor device, comprising the steps of:forming circuitry on a main surface of a semiconductor substrate; then forming a first dielectric film on the main surface of said semiconductor substrate; then planarizing a top surface of said first dielectric film more remote from said semiconductor substrate; forming a first metallization layer in desired locations to a thickness of B on said planarized surface of said first, dielectric film to form conductive interconnects having a minimum linewidth R; then forming a second dielectric film on the planarized surface of said first dielectric film; then planarizing a top surface of said second dielectric film more remote from said semiconductor substrate; then forming contact holes in said second dielectric film such that said contact holes reach said first metallization layer and have a depth A satisfying relations given by [Eq. 4](0.605/R)0.521 A<3.84−2.14B+0.25B2 then embedding a conductive material including aluminum atoms into said contact holes; and then forming a second metallization layer in desired locations on the planarized surface of said second dielectric film.
- 3. The method of claim 1 or 2, wherein said step of planarizing the top surface of said second dielectric, film is performed by CMP.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 9-254688 |
Sep 1997 |
JP |
|
Parent Case Info
This is a divisional of parent application Ser. No. 09/151,590, filed Sep. 11, 1998, now U.S. Pat. No. 6,337,517, the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (18)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 4-291763 |
Oct 1992 |
JP |