This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2005-53634, filed on Feb. 28, 2005, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a semiconductor device having a selective epitaxial layer, and a method for manufacturing the same.
2. Related Art
When a transistor is fabricated on an SOI (silicon on insulator) substrate, a joining region of the transistor must be formed on a location shallower than a surface of the substrate in order to avoid a short-channel effect, and inevitably, a source and a drain of the transistor are thinned. Therefore, there is a problem in which a parasitic resistance of a source and a drain of the transistor is increased and a power consumption of the transistor is also increased.
In order to solve such problems, an elevated source/drain structure in which an epitaxial layer is selectively formed on the source and drain has been proposed (refer to Japanese Patent Laid-Open Publications Nos. 2002-43407 and 2004-207680). Since an epitaxial layer also grows in a lateral direction substantially as much as in a direction of thickness, the epitaxial layers in two adjacent elements will be short-circuited with each other unless the distance between adjacent elements is longer than twice or more the thickness of the epitaxial layer.
As one of the measures to avoid this kind of short-circuiting, it is considered to suppress growth of the selective epitaxial layer in the lateral direction. In current technology, however, no specific methods for accurately suppress growth of the selective epitaxial layer only in the lateral direction have been known.
The short-circuiting of selective epitaxial layers located in both sides of an element isolating region between adjacent elements can be prevented if the element isolating region is formed as high as possible from the surface of the substrate. In this case, however, a crystal face known as a facet is formed in the selective epitaxial layer contacting the element isolating region. Therefore, a desired current cannot flow even if a specific voltage is applied to the selective epitaxial layer.
According to one embodiment of the present invention, a semiconductor device, comprising:
an element isolating region formed of an insulating film having etching rates different from each other in a side close to an inside wall and a center side of a trench formed on a semiconductor substrate; and
a selective epitaxial layer formed in both sides of the element isolating region,
wherein the element isolating region has a tip portion in a tapered shape or a stepwise shape of which a width becomes narrower at a side closer to the tip portion.
Furthermore, according to one embodiment of the present invention, a method of fabricating a semiconductor device, comprising:
forming a trench in a region to form an element isolating region on a semiconductor substrate;
forming an insulating film having etching rates different from each other in a side close to an inside wall and a center side of a trench formed on a semiconductor substrate;
eliminating a portion of the insulating film by a CMP (Chemical Mechanical Polishing) process and an etching process to form the element isolating region having a tip portion in a tapered shape or a stepwise shape of which a width becomes narrower at a side closer to the tip portion; and
forming silicon grown epitaxially in both sides of the element isolating region to form a selective epitaxial layer.
An embodiment of the present invention will be described below referring to the drawings.
The tip portion 1a of the element isolating region 1 is tapered. The selective epitaxial layer 2 has a facet FS, which is an edge face slanted in a side contacting the element isolating region 1, and a tip portion of the facet FS contacts the tip portion 1a of the element isolating region 1.
The distance w1 between base portions of the facet FS of the selective epitaxial layer 2 is formed to be narrower than a width w2 of a base portion of the element isolating region 1. Thereby, the base portions of the facet FS are disposed inside the side wall of the base portion 1b of the element isolating region 1. This means that the surface parallel to the substrate surface of the selective epitaxial layer 2 becomes wider. Therefore, when impurity ions are implanted in subsequent steps, the region where impurity ions can be implanted at a desired angle is widened, impurity distribution having a desired profile can be obtained, and the fluctuation of the characteristics of a transistor can be reduced.
FIGS. 3 to 7 are sectional views showing the steps for manufacturing a semiconductor device according to the embodiment. First, as
Next, as
Therefore, the wet-etching resistance of the HDP-TEOS film 5 can be varied.
The reason why the etching rate is thus varied by the substrate temperature is that if the film-forming temperature is lowered, the density of the oxide film is lowered, and the etching rate is elevated.
The HDP-TEOS film 5 formed using the above-described method is not easily etched in the outside of the trench 4, and is easily etched in the vicinity of the center of the trench 4.
Next, the formed HDP-TEOS film 5 is polished. Here, polishing by CMP (Chemical Mechanical Polishing) is first performed, and then, chemical polishing is performed. More specifically, a mixed solution of cerium oxide (CeO2), water and a surface active agent is used. In this mixed solution, a mixed solution of hydrofluoric acid and ammonium fluoride, which has a function to etch a silicon oxide film, is added.
The pressure for pressing an abrasive cloth is 300 gf/cm2 to 500 gf/cm2, and the rotation speed is 50 to 100 rpm. The solution that has the function to etch the HDP-TEOS film 5 is preferably added only in initial to medium stages of polishing.
When such polishing and etching are performed, the etching quantity of the HDP-TEOS film 5 is varied depending on locations, and the tip portion of the element isolating region 1 is nearly tapered as
In
Next, as
Actually, the tip portion 1a of the element isolating region 1 does not have a perfect tapered shape as
Next, on the exposed surface of the silicon substrate 3, silicon is epitaxially grown to selectively form a selective epitaxial layer 2. More specifically, the flow rates of dichlorosilane and hydrochloric acid are controlled to be 300 to 500 sccm, and 100 to 300 sccm, respectively, and the pressure in the chamber and the temperature of the substrate are controlled to be 10 to 50 Torr and 700 to 900° C., respectively, to form a selective epitaxial layer 2 of a thickness of 20 to 50 nm. The film forming rate of the selective epitaxial layer 2 is 5 to 60 nm/min.
In the subsequent step, impurity ions are implanted into the selective epitaxial layer 2 to form the source and drain of the transistor.
Although not shown in
Since the larger the slant angle of the tip portion 1a in the element isolating region 1 is, the longer the distance h shown in
On the other hand, if the slant angle is excessively large, the facet FS extends to the outside of the element isolating region 1 as shown in
As described above, when a semiconductor device in which selective epitaxial layers 2 are disposed in the both sides of the element isolating region 1 is formed, the tip portion of the element isolating region 1 is tapered or nearly tapered. Therefore, when the selective epitaxial layers 2 are formed in the both sides of the element isolating region 1, the facet FS formed on the tip surface of the selective epitaxial layers 2 is formed inside of the side wall of the element isolating region 1, and the substrate surface of the selective epitaxial layers 2 is lengthened. Therefore, when impurity ions are implanted into the selective epitaxial layers 2 in the subsequent step, the quantity of impurity ions implanted at a desired angle increases, and the profile of impurity-ion implanted region can be set to a desired value to improve the characteristics of the transistor.
Although an example for forming a single oxide film in a trench 4 has been described in the first embodiment, a plurality of insulation films composed of materials different from each other can also be formed in the trench 4. Any kinds of insulation films can be formed, and for example, a plurality of oxide films of different kinds, a plurality of nitride films of different kinds, or combinations of a nitride film and an oxide film can also be formed.
When such a plurality of insulation films are formed in the trench 4, it is required to form insulation films having lower etching rates in the sides closer to the inner wall of the trench 4. Thereby, when CMP and chemical etching are performed after forming the insulation film in the trench 4, an element isolating region 1 of the configuration as shown in
The steps for manufacturing a semiconductor device according to the second embodiment will be sequentially described. Since the manufacturing process diagrams are equivalent to FIGS. 3 to 6, the steps will be described referring to FIGS. 3 to 6. First, a trench 4 having a depth of 0.2 to 0.4 μm is formed in a silicon substrate 3. A width of the trench 4 is 40 nm to 10 μm.
Next, an HTO film of a thickness of 5 nm to 2 μm is formed on the surface of the silicon substrate 3 and the inner-wall surface of the trench 4. The HTO film is formed by supplying 200 to 400 sccm of each of SiH2Cl2 and N2O onto the silicon substrate 3 at 700 to 800° C., and allowing them to react. By changing the film forming temperature or the gas supplying quantity, the density of the film can be changed. Thereby, the etching rate is changed.
Next, an HDP-TEOS film is formed under the same film-forming conditions as in the first embodiment.
Next, liquid polysilazane is applied into the trench 4 to completely fill the trench 4. Thereafter, an annealing treatment is performed in a water-vapor atmosphere at 200 to 500° C. to densify the polysilazane. Here, the densifying treatment is a treatment for curing liquid polysilazane by performing heat treatment. By changing the temperature for the heat treatment, the density of the film can be changed, and thereby, the etching rate can be variably controlled.
The etching rates of the oxide films formed in the trench 4 using the above-described procedures by diluted HF are in the order of HTO<HDP-TEOS<PSZ.
Next, the oxide films on the surface of the substrate are polished. Polishing is performed by the combination of CMP and chemical polishing as in the first embodiment. CMP is performed in the initial to medium stages of the polishing step. As the polishing solution, a mixed solution of cerium oxide (CeO2), water and a surface active agent is used, and in this mixed solution, a mixed solution of hydrofluoric acid and ammonium fluoride, which has a function to etch a silicon oxide film, is added. The pressure for pressing an abrasive cloth is 300 gf/cm2 to 500 gf/cm2, and the rotation speed is 50 to 100 rpm.
When etching is performed during the above-described polishing step, the tip portion 1a of the element isolating region 1 become stepwise as shown in
Thereafter, in the same manner as in the first embodiment, a gate oxide film 14, a gate electrode 15, and a gate-electrode protection side wall 16 are formed of SiN or the like, and thereafter, the surface of the silicon substrate 3 is exposed. Then, an epitaxial layer is selectively grown on the surface of the exposed silicon substrate 3.
In the second embodiment, equivalent characteristics as shown in
In the second embodiment, as described above, since a plurality of insulation films having different etching rates are formed in the trench 4, the tip portion 1a of the element isolating region 1 can be formed stepwise when etching is performed during the polishing step. Therefore, the facets of the selective epitaxial layers 2 formed in the both sides of the element isolating region 1 are formed inside the side wall of the element isolating region 1, and the substrate surface of the element isolating region 1 is lengthened and the characteristics of the transistor are improved.
In the second embodiment, although an example in which oxide films composed of different materials are formed in the trench 4 was described, nitride films composed of different materials can also be formed in the trench 4. In any cases, an element isolating region 1 of the shape as shown in
In the above-described embodiments, when HDP-TEOS films 11 to 13 are formed in the trench 4, the etching resistance of the HDP-TEOS films 11 to 13 is changed by changing the pressure for supplying He and changing the temperature of the substrate. The etching resistance can also be changed by adjusting the gas flow rate, chamber pressure, plasma power, and plasma attracting power in film formation.
Etching resistance can also be changed by partially differentiating, for example, the density of the films, the composition of the films, or the composition ratio.
In the above-described embodiments, although examples in which an element isolating region 1 and a selective epitaxial layer 2 are formed on the silicon substrate 3 has been described, an SOI substrate can also be used in place of the silicon substrate 3.
Number | Date | Country | Kind |
---|---|---|---|
2005-53634 | Feb 2005 | JP | national |