Claims
- 1. A semiconductor device comprising:
- a semiconductor substrate of a first conductivity type;
- an insulating film on said semiconductor substrate;
- a gate electrode on said insulating film;
- a diffusion region of a first conductivity type in a surface of said semiconductor substrate extending from a bottom edge of said insulating film away from said gate electrode and having a diffusion depth;
- a first semiconductor region of a second conductivity type, in a channel region in said semiconductor substrate below said gate electrode and having a diffusion depth; and
- a second semiconductor region of a second conductivity type in said diffusion region extending into said first semiconductor region, having a diffusion depth, having an ion concentration higher than said first semiconductor region, and having a PN junction deeper than a sum of a width of a depletion layer in said diffusion region and a width of a depletion layer formed in said first semiconductor region by a substrate voltage of said semiconductor substrate;
- wherein the diffusion depth of said first semiconductor region is less than the sum of the diffusion depths of said diffusion region and said second semiconductor region.
- 2. A semiconductor device according to claim 1, wherein a current flows vertically from said diffusion region to said semiconductor substrate below said gate electrode.
- 3. A semiconductor device according to claim 1, wherein a current flows transversally from said diffusion region to said bottom of said gate electrode on said opposite side through said channel region below said gate electrode.
- 4. A semiconductor device, comprising:
- a semiconductor substrate of a first conductivity type;
- an insulating film on the semiconductor substrate;
- a gate on the insulating film, the gate defining a channel region in the semiconductor substrate;
- a first well region of a second conductivity type extending from an edge of the insulation film below the gate into the channel region, the first well region having a diffusion depth;
- a diffusion region of the first conductivity type extending from an edge of the insulation film into the semiconductor substrate adjacent to the first well region, the diffusion region having a diffusion depth; and
- a second well region of the second conductivity type having an ion concentration higher than the first well region, and extending from the diffusion region into the semiconductor substrate, the second well region having a diffusion depth;
- wherein the diffusion depth of the first well region is less than the sum of the diffusion depths of the diffusion region and the second well region.
- 5. A semiconductor device according to claim 4, wherein the diffusion depth of the first well region is less than the diffusion depth of the diffusion region.
- 6. A semiconductor device according to claim 4, wherein the first well region has a PN junction shallower than a sum of a width of a channel depletion layer formed in the channel region by a voltage applied to the gate and a width of a depletion layer formed by a substrate voltage of the semiconductor substrate.
- 7. A semiconductor device according to claim 6, wherein the second well region has a PN junction deeper than a sum of a width of a depletion layer formed in the diffusion region and a width of a depletion layer formed in the first well region by the substrate voltage of the semiconductor substrate.
- 8. A semiconductor device according to claim 7, wherein a current flows vertically from the diffusion region to the semiconductor substrate below the gate.
- 9. A semiconductor device according to claim 7, wherein a current flows transversely from the diffusion region to the bottom of the gate on the opposite side through the channel region below the gate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-118963 |
May 1991 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/516,961 filed Aug. 18, 1995, now abandoned, which is a continuation of application Ser. No. 08/167,125 filed Dec. 16, 1993, now abandoned, which is a continuation of Ser. No. 07/885,441 filed on May 20, 1992, now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4729001 |
Haskell |
Mar 1988 |
|
Foreign Referenced Citations (4)
Number |
Date |
Country |
52-26177 |
Feb 1977 |
JPX |
53-42232 |
Nov 1978 |
JPX |
53-91874 |
Jul 1980 |
JPX |
65-53972 |
Mar 1988 |
JPX |
Non-Patent Literature Citations (3)
Entry |
Proceedings of the IEDM--International Electron Devices Meeting, "High Performance SOIMOSFET Using Ultra-Thin SQI Film", Makoto Yoshimi et al., pp. 640-643, Dec. 6-9, 1987. |
Symp. VLSI Tech. Dig. "High Speed and Highly Reliable Trench MOSFET with Dual-Gate", T. Mizuno et al., pp. 23-24, 1988. |
Tomohisa Mizuno et al., High Performance Shallow Junction Well Transistor (SJET) published in Symp. VLSI Tech. Dig. (1991) pp. 109-110. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
516961 |
Aug 1995 |
|
Parent |
167125 |
Dec 1993 |
|