Claims
- 1. A method of fabricating a semiconductor device, the method comprising the steps of:a) forming a gate electrode on a semiconductor substrate with a gate insulating film interposed therebetween; b) ion implanting a second-conductivity-type impurity into the semiconductor substrate by using the gate electrode as a mask to form first impurity layers of second-conductivity-type; c) after the step b), implanting indium ions into the semiconductor substrate by using the gate electrode as a mask to form second impurity layers of first-conductivity-type in lower portions of the first impurity layers; d) after the step c), performing a first heat treatment within a short-time and at high temperature with respect to the semiconductor substrate; e) after the step d), forming sidewalls on side surfaces of the gate electrode; f) ion implanting a second-conductivity-type impurity into the semiconductor substrate by using the gate electrode and the sidewalls as a mask to form third impurity layers of second-conductivity-type; and g) after the step f), performing a second heat treatment within a short-time and at high temperature with respect to the semiconductor substrate.
- 2. The method of claim 1, wherein according to the second heat treatment of the step g),source/drain regions each composed of the third impurity layers of second-conductivity-type are formed; in the inner side of respective upper portions of the source/drain regions, extension regions composed of the first impurity layers are formed; and in the inner side of respective lower portions of the source/drain regions, pocket regions composed of the second impurity layers are formed.
- 3. The method of claim 2, wherein the pocket regions are formed below the extension regions to provide spacing between the gate insulating films.
- 4. The method of claim 1, whereinafter the step a) and before the step b), ions having atoms belonging to the IV group are ion implanted into the semiconductor substrate by using the gate electrode as a mask to form amorphous layers on the semiconductor substrate; and during the step b), a second-conductivity-type impurity is ion implanted into the amorphous layers by using the gate electrode as a mask to form the first impurity layers on the amorphous layers.
- 5. The method of claim 1, wherein a dose of the indium ions is 5×1013 cm−2 or less.
- 6. The method of claim 1, wherein the first heat treatment is performed at a temperature of about 950° C. to 1050° C.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-133846 |
May 1999 |
JP |
|
Parent Case Info
This application is a Divisional of U.S. patent application Ser. No. 09/570,391 filed May 12, 2000 and which is now U.S. Pat. No. 6,333,217.
US Referenced Citations (11)
Foreign Referenced Citations (11)
Number |
Date |
Country |
04158529 |
Jun 1992 |
JP |
04343437 |
Nov 1992 |
JP |
07022619 |
Jan 1995 |
JP |
08306923 |
Nov 1996 |
JP |
10065149 |
Mar 1998 |
JP |
10270687 |
Oct 1998 |
JP |
10294454 |
Nov 1998 |
JP |
11261069 |
Sep 1999 |
JP |
2000049344 |
Feb 2000 |
JP |
2000299447 |
Oct 2000 |
JP |
WO 9750115 |
Dec 1997 |
WO |
Non-Patent Literature Citations (2)
Entry |
Shahidi et al. (Oct. 1993) IEEE Electronics Device Letters, High-Performance Devices for a 0.15μm CMOS Technology, vol. 14 No. 10 (pp. 466-468). |
Bouillon et al. (1997) IEEE, Anomalous short channel effects in Indium implemented nMOSFETs, 4 pages. |