This U.S. non-provisional patent application claims priority under 35 U.S.C § 119 to Korean Patent Application 2007-41425 filed on Apr. 27, 2007, the entirety of which is hereby incorporated by reference.
1. Field of Invention
Embodiments of the present invention relate generally to semiconductor devices and methods of forming the same. More specifically, embodiments of the present invention are directed to a recess channel array transistor and a method of forming the same.
2. Description of the Related Art
Certain characteristics of planar transistors deteriorate when a gate width is reduced to 100 nm or less. As a result of such deterioration, short channel effect such as subthreshold swing, drain induced barrier lowering (DIBL), and increase of junction leakage current can be disadvantageously generated.
A recess channel array transistor may extend an effective channel length to overcome disadvantages such as short channel effect that a planar transistor encounters. However, the threshold voltage of a recess channel array transistor is difficult to control. For example, when an ion implanting process is performed to control a threshold voltage, ions may be implanted into a region below a trench used as a channel, as well as into the surface of the substrate. Ions that are implanted into the surface of the substrate tend to undesirably intensify electric fields and deteriorate refresh characteristics of the recess channel array transistor.
Exemplary embodiments of the present invention are directed to methods of fabricating a semiconductor device.
One embodiment exemplarily described herein can be generally characterized as a semiconductor device that includes an active region defined in a substrate, wherein the active region has a trench extending below a surface of the substrate; an impurity region provided along a bottom surface and a lower sidewall of the trench, wherein an upper portion of the impurity region is spaced apart from the surface of the substrate and an upper portion of the trench; a gate insulating layer provided along an inner surface of the trench; and a gate electrode provided in the trench.
Exemplary embodiments of the present invention will now be described more fully hereinafter with reference to the accompanying drawings. These embodiments, however, may be realized in many different forms and should not be construed as limited to the description explicitly set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the thicknesses of layers and regions are exaggerated for clarity. It will also be understood that when a layer is referred to as being “on” another layer or substrate, it can be directly on the other layer or substrate, or intervening layers may also be present. Like numbers refer to like elements throughout.
Referring to
A trench 130 is disposed in the active region 115. A gate insulating layer 160 is disposed along the inner surface of the trench 130. A gate electrode 170 is disposed on the gate insulating layer 160 to fill the trench 130. Source/drain regions (not shown) are disposed in the active region 115 at both sides of the gate electrode 170. Thus, the gate electrode 170 and the source/drain regions constitute a “recess channel array transistor” (RCAT).
An impurity region 150 is disposed along a lower profile of the gate electrode 170. As exemplarily illustrated, the impurity region 150 may have a substantially U-shaped cross-section and a substantially uniform doping profile. In one embodiment, the impurity region 150 may contain boron ions.
A trench 130 is disposed in an active region 115 and a recess region 132 is disposed below the trench 130. The recess region 132 may have a substantially circular cross-section. In one embodiment, the recess region 132 may also have a larger width than that of the trench 130. A gate insulating layer 160 is disposed along the inner surface of the trench 130 and the recess region 132. A gate electrode 170 is disposed on the gate insulating layer 160 to fill the trench 130 and the recess region 132. The gate electrode 170 and source/drain regions (not shown) at both sides of the gate electrode 170 constitute a “recess channel array transistor” (RCAT).
An impurity region 150 is disposed along a lower profile of the gate electrode 170 disposed at the recess region 132. The impurity region 150 may have a substantially circular section and a substantially uniform doping profile. In addition, the impurity region 150 may contain boron ions.
According to embodiments exemplarily described above with respect to
A method of forming a semiconductor device according to an embodiment of the present invention will now be described with reference to
Referring to
The substrate 110 is etched using the mask pattern 120 as an etch mask to form a trench 130 in the active region 115.
Referring to
Referring to
Returning to
A method of forming a semiconductor device according to another embodiment of the present invention will now be described with reference to
Initially, a trench 130 may be formed as exemplarily described with respect to
Referring to
Referring to
Referring to
Referring to
Returning to
Initially, a trench 130, a spacer 135 and a recess region 132 may be formed as exemplarily described with respect to
Referring to
Referring to
Returning to
According to the embodiments exemplarily described above, an impurity region is substantially uniformly formed to be only below a trench (for a channel) where a gate electrode is disposed, by means of a thermal diffusion process. As a result, a threshold voltage of a recess channel array transistor may be effectively controlled to decrease leakage current and enhance operation characteristics, such as a refresh characteristic, of the recess channel array transistor.
Embodiments of the present invention may be practiced in many ways. A non-limiting description of some exemplary embodiments is provided in the following paragraphs.
One embodiment of the present invention may be generally characterized as a method of forming a semiconductor device that includes: defining an active region in a substrate; forming a trench in the active region; forming a material pattern containing impurity ions at a lower portion of the trench; diffusing the impurity ions to form an impurity region in the substrate, wherein the impurity region may contact the material pattern; removing the material pattern; forming an insulating pattern along an inner surface of the trench; and forming a conductive pattern in the trench.
According to the aforementioned method, the material pattern may be formed by: forming a spacer on the sidewall of the trench; and etching a bottom surface of the trench using the spacer as an etch mask to form a recess region.
According to the aforementioned method, the material pattern may be formed at the recess region.
In one embodiment, the impurity ions may be boron ions.
In one embodiment, the material pattern may be formed of borosilicate glass (BSG).
In one embodiment, the impurity ions may be diffused by performing an annealing process.
In one embodiment, the impurity region may be formed along the profile of the material pattern.
Another embodiment of the present invention may be generally characterized as a method of forming a semiconductor device that includes: defining an active region in a substrate; forming a trench in the active region; forming a spacer at a sidewall of the trench; etching a bottom surface of the trench using the spacer as an etch mask to form a recess region; forming a material layer containing impurity ions at the trench and the recess region; diffusing the impurity ions to form an impurity region at the substrate below the spacer, wherein the impurity region may contact the material layer; removing the material layer and the spacer; forming an insulating pattern along an inner surface of the trench; and forming a conductive pattern in the trench.
In one embodiment, the impurity ions may be boron ions.
In one embodiment, the material layer may be formed of borosilicate glass (BSG).
In one embodiment, the impurity ions may be diffused by performing an annealing process.
In one embodiment, the impurity region may be formed along the profile of the material layer.
Yet another embodiment of the present invention may be generally characterized as a semiconductor device that includes an active region defined in a substrate, wherein the active region has a trench extending below a surface of the substrate; an impurity region provided along a bottom surface and a lower sidewall of the trench, wherein an upper portion of the impurity region is spaced apart from the surface of the substrate and an upper portion of the trench; a gate insulating layer provided along an inner surface of the trench; and a gate electrode provided in the trench.
In one embodiment, the impurity region has a substantially uniform doping profile.
In one embodiment, the impurity region includes boron ions.
In one embodiment, the impurity region has substantially the same profile as a lower profile of the gate electrode.
In one embodiment, the semiconductor device may further include a recess region below the trench, wherein a width of the recess region may be greater than a width of the trench.
In one embodiment, the gate insulating layer may be provided along an inner surface of the recess region and the gate electrode may be provided in the recess region.
In one embodiment, the semiconductor device may further include source/drain regions disposed in the active region, wherein the source/drain regions and the gate electrode constitute a transistor.
Although embodiments of the present invention have been exemplarily described in connection with the accompanying drawings, the embodiments are not limited thereto. It will be apparent to those skilled in the art that various substitutions, modifications and changes may be made without departing from the scope and spirit of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2007-41425 | Apr 2007 | KR | national |