Claims
- 1. A semiconductor device comprising:
a semiconductor substrate; an insulating film formed over said semiconductor substrate; a ferroelectric capacitor formed over said insulating film and having a lower electrode and an upper electrode between which a ferroelectric film is sandwiched; an oriented polycrystalline silicon film formed on said insulating film; and a diffusion barrier formed on said oriented polycrystalline silicon film, wherein said lower electrode is formed on said diffusion barrier so that the whole under surface of said lower electrode is in contact with said diffusion barrier, and wherein the whole under surface of said diffusion barrier is in contact with said diffusion is in contact with said oriented polycrystalline silicon film such that the under surface of the diffusion barrier is not in direct contact with said insulating film.
- 2. A semiconductor device according to claim 1, wherein said oriented polycrystalline silicon film has a thickness of from 10 nm to 30 nm.
- 3. A semiconductor device according to claim 1, wherein said oriented polycrystalline silicon film has a [111] orientation.
- 4. A semiconductor device according to claim 1, wherein said lower electrode is comprised of platinum.
- 5. A semiconductor device according to claim 1,
wherein said diffusion barrier is comprised of a titanium nitride film having a [111] orientation.
- 6. A semiconductor device according to claim 1,
wherein said diffusion barrier is comprised of a titanium nitride film having a [111] orientation, and the full width at half maximum value of the [111] rocking curve is 12 degrees or less.
- 7. A semiconductor device according to claim 1,
wherein said lower electrode is comprised of a platinum electrode having a [111] orientation, and the full width at half maximum value of the [111] rocking curve is 5 degrees or less.
- 8. A semiconductor device comprising:
a semiconductor substrate; an insulating film formed over said semiconductor substrate; a dielectric capacitor formed over said insulating film and having a lower electrode and an upper electrode between which a ferroelectric film is sandwiched; and an oriented polycrystalline silicon film or an amorphous silicon film formed on said insulating film, wherein said insulating film and said lower electrode face each other across said oriented polycrystalline silicon film or said amorphous silicon film such that the whole under surface of said lower electrode is separated from said insulating film by said oriented polycrystalline silicon film or said amorphous silicon film.
- 9. A semiconductor device according to claim 8,
wherein said oriented polycrystalline silicon film or said amorphous silicon film has a thickness of from 10 nm to 30 nm.
- 10. A semiconductor device according to claim 8,
wherein said diffusion barrier is comprised of a titanium nitride film having a [111] orientation.
- 11. A semiconductor device according to claim 8,
wherein said lower electrode is comprised of platinum.
- 12. A semiconductor device according to claim 8,
wherein said lower electrode is comprised of a platinum electrode having a [111] orientation, and the full width at half maximum value of the [111] rocking curve is 5 degrees or less.
- 13. A semiconductor device comprising:
a semiconductor substrate; a MIS transistor formed on the main surface of said semiconductor substrate, and having a gate electrode, a source area and a drain area; an insulating film formed over said semiconductor substrate and said MIS transistor, and having a contact hole disposed above said source area or said drain area; a conductive film embedded in said contact hole, and electrically connected to said source area or said drain area; an oriented polycrystalline silicon film or an amorphous silicon film formed on said conductive film and on the upper surface of said insulating film; a diffusion barrier formed on said oriented polycrystalline silicon film or said amorphous silicon film; and a ferroelectric capacitor formed on said diffusion barrier, and having a first electrode, a second electrode disposed over said first electrode and a ferroelectric film disposed between said first electrode and said second electrode, wherein said first electrode is formed on said diffusion barrier, wherein the whole lower surface of said first electrode is opposite the upper surface of said oriented polycrystalline silicon film or said amorphous silicon film, and wherein the whole lower surface of said diffusion barrier is not in direct contact with said insulating film.
- 14. A semiconductor device according to claim 13,
wherein said oriented polycrystalline silicon film or said amorphous silicon film has a thickness of from 10 nm to 30 nm.
- 15. A semiconductor device according to claim 13,
wherein said oriented polycrystalline silicon film has a [111] orientation.
- 16. A semiconductor device according to claim 13,
wherein said first electrode is comprised of platinum.
- 17. A semiconductor device according to claim 13,
wherein said diffusion barrier is comprised of a titanium nitride film having a [111] orientation.
- 18. A semiconductor device according to claim 13,
wherein said diffusion barrier is comprised of a titanium nitride film having a [111] orientation, and the full width at half maximum value of the [111] rocking curve is 12 degrees or less.
- 19. A semiconductor device according to claim 13,
wherein said lower electrode is comprised of a platinum electrode having a [111] orientation, and the full width at half maximum value of the [111] rocking curve is 5 degrees or less.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of U.S. application Ser. No. 09/705,692, filed Nov. 6, 2000, which, in turn, is a continuation of U.S. application Ser. No. 09/142,011, now U.S. Pat. No. 6,144,052, filed Aug. 31, 1998, which is a Section 371 of International Application PCT/JP96/00579, filed Mar. 8, 1996, and the entire disclosures of which are hereby incorporated by reference.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09705692 |
Nov 2000 |
US |
Child |
09984831 |
Oct 2001 |
US |
Parent |
09142011 |
Aug 1998 |
US |
Child |
09705692 |
Nov 2000 |
US |