K, Shimizu, K. Narita, H. Watanabe, E. Kamiya, Y. Takeuchi, T. Yaegashi, S. Aritome, and t. Watanabe, A Novel High-Density 5F2 NAND STI Cell Technology Suitable For 256Mbit and 1 Gbit Flash Memories, IEDM, Dec. 7-10, 1997, pp. 271-274. |
Takashi Kobayashi, Nozomu Matsuzaki, Akihiko Sato, Atsuko Katayama, Hideaki Kurata, Akemi Miura, Toshiyuki Mine, Yasushi Goto, Tadao Morimoto, Hitoshi Kume, Tokuo Kure, and Katsutaka Kimura, “A 0.24 μm2 Cell Process with 0.18 μm Width Isolation and 3-D Interpoly Dielectric Films for 1-Gb Flash Memories,” IEDM, 1997, pp. 275-278. |
Masataka Kato, Tetsuo Adachi, and Toshihiro Tanaka, “A Shallow-Trench-Isolation Flash Memory Technology With A Source-Bias Programming Method,” IEDM, 1996, pp. 177-180. |
S. Aritome, S. Satoh, T. Maruyama, H. Watanabe, S. Shuto, G.J. Hemink, R. Shirota, S. Watanabe, and F. Masuoka, “A 0.67 μm2 Self-Aligned Shallow Trench Isolation Cell (SA-STI Cell) for 3V-Only 256Mbit NAND EEPROMs,” IEDM, 1994, pp. 61.64. |
Seiichi Aritome, Yuki Takeuchi, Shinji Sato, Hiroshi Watanabe, Kazuhiro Shimizu, Gertjan Hemink, and Riichiro Shirota, A Novel Side-Wall Transfer-Transistor Cell (SWATT Cell) For Multi-Level Nand EEPROMs,:IEDM 1995, pp. 275-278. |
Jung-Dal Choi, Joon-Hee Lee, Won-Hong Lee, Kwang-shik Shin, Yong-Sik Yim, Jae-Duk Lee, Yoo-Cheol Shin, Sung-Nam Chang, Kyu-Charn Park, Jong-Woo Park, and Chang-Gyu Hwang, “A 0.15 m NAND Flash Technology with 0.11 m2 Cell Size for 1 Gbit Flash Memory,”IEDM, 2000, No. 5pp. 767-770. |
Seiichi Aritome, “Advanced Flash Memory Technology and Trends For File Storage Application,” IEDM, Dec. 10-13, 2000, No. 6, pp. 763-766. |
Akira Goda, Wakako Moriyama, Hiroaki Hazama, Hiroshisa Iizuka, Kazuhiro Shimizu, Seiichi Aritome, and Riichiro Shirota, “A Novel Surface-Oxidized Barrier-SiN Cell Technology To Improve Endurance and Read-Disturb Characteristics For Gigabit NAND Flash Memories,” IEDM, Dec. 10-13, 2000, No. 7, pp. 771-774. |
F. Arai, N. Arai, S. Satoh, T. Yaegashi, E. Kamiya, Y.Matsunaga, Y. Takeuchi, H. Kamata, A. Shimizu, N. Ohtani, N. Kai, S. Takahashi, W. Moriyama, K. Kugimiya, S. Miyazaki, T. Hirose, H. Meguro, K. Hatakeyama, K. Shimizu, and R. Shiirota, “High-Density (4.4F2) NAND Flash Technology Using Super-Shallow Channel Profile (SSCP) Engineering”, IEDM, Dec. 10-13, 2000, No. 8, pp. 775-778. |
Y. Takeuchi, K. Shimizu, K. Narita, E. Kamiya, T. Yaegashi, K. Amemiya, and S. Aritome, “A Self-Aligned STI Process Integration For Low Cost And Highly Reliable 1Gbit Flash Memories,” Symposium On VLSI Technology Digest Of Technical Papers, 1998, No. 4, pp. 102-103. |