Claims
- 1. A semiconductor device, comprising:
- a memory cell array including a plurality of offset memory cells arranged in row and column directions, each of which has one conductive terminal, another conductive terminal and a gate;
- a word line connected to the gates of said memory cells in a row;
- a first conductive line arranged corresponding to each column and connected to said one conductive terminals of said plurality of memory cells in the corresponding column;
- a second conductive line arranged corresponding to each column and connected to the other conductive terminals of said plurality of memory cells in the corresponding column;
- a column selection means for selecting one of a plurality of columns in accordance with a column selection signal;
- a first sense amplifier/bias circuit responsive to a first readout indication signal for reading data of the first conductive line of the column selected by said column selection means;
- a first ground means responsive to said first readout indication signal for connecting the second conductive line of said selected column to the ground;
- a second sense amplifier/bias circuit responsive to a second readout indication signal for reading data of the second conductive line of the column selected by said column selection means; and
- a second ground means responsive to said second readout indication signal for connecting the first conductive line of said selected column to the ground.
- 2. The semiconductor device according to claim 1, wherein
- said first sense amplifier/bias circuit includes a first bias means for applying a bias voltage to the first conductive line of the columns positioned on both sides of said selected column when said second sense amplifier/bias circuit reads out data of said second conductive line, and
- said second sense amplifier/bias circuit includes a second bias means for applying a bias voltage to the second conductive line of the columns positioned on both sides of said selected column when said first sense amplifier/bias circuit reads out data of said first conductive line.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-294736 |
Nov 1994 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/528,873 filed Sep. 15, 1995, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (9)
Number |
Date |
Country |
52-26129 |
Feb 1977 |
JPX |
61-27673 |
Feb 1986 |
JPX |
62-194662 |
Aug 1987 |
JPX |
63-64361 |
Mar 1988 |
JPX |
3-80497 |
Apr 1991 |
JPX |
5-152547 |
Nov 1991 |
JPX |
4-119665 |
Apr 1992 |
JPX |
6-37284 |
Jul 1992 |
JPX |
6-318683 |
Jan 1993 |
JPX |
Non-Patent Literature Citations (1)
Entry |
German Office Action dated Feb. 12, 1997 and translation thereof. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
528873 |
Sep 1995 |
|