Claims
- 1. A semiconductor device, comprising:
a semiconductor chip; and a plurality of contact electrodes provided on a principal surface of said semiconductor chip, said plurality of contact electrodes carrying signals of respective types, said plurality of contact electrodes being disposed on said principal surface of said semiconductor chip such that a first contact electrode included in said plurality of contact electrodes and carrying a signal of a first type is disposed symmetrically with respect to a second contact electrode included in said plurality of contact electrodes and carrying a signal of said first type about a hypothetical center of axial symmetry located on said principal surface of said semiconductor chip.
- 2. A semiconductor device as claimed in claim 1, wherein said contact electrodes include third and fourth contact electrodes carrying a supply voltage, said third and fourth contact electrodes being disposed symmetrically about said hypothetical center of axial symmetry.
- 3. A semiconductor device as claimed in claim 2, wherein said contact electrodes include fifth and sixth contact electrodes carrying a ground voltage, said fifth and sixth contact electrodes being disposed symmetrically about said hypothetical center of axial symmetry.
- 4. A semiconductor device as claimed in claim 3, wherein said contact electrodes include seventh and eighth contact electrodes carrying a test control signal, said seventh and eighth contact electrodes being disposed symmetrically about said hypothetical center of axial symmetry.
- 5. A semiconductor device as claimed in claim 4, wherein said principal surface of said semiconductor chip includes first and second regions, said first region including said first contact electrode, third contact electrode, fifth contact electrode and seventh contact electrode, said second region includes said second contact electrode, fourth contact electrode and sixth contact electrode and eighth contact electrode, said first region and said second region being thereby in a symmetrical relationship with each other bout said hypothetical center of axial symmetry.
- 6. A semiconductor device as claimed in claim 5, wherein said semiconductor chip includes a test circuit connected to said seventh and eighth contact electrodes for carrying said test control signal, said test circuit thereby being activated in response to said test control signal.
- 7. A semiconductor device as claimed in claim 6, wherein said test circuit activates said first region when said test control signal is supplied to said seventh contact electrode and said second region when said test control signal is supplied to said eighth contact electrode, said test circuit deactivating said second region when said first region is activated in response to said test control signal to said seventh contact electrode and deactivating said first region when said second region is activated in response to said test control signal to said eighth contact electrode.
- 8. A semiconductor device as claimed in claim 1, wherein said hypothetical center of axial symmetry is located coincident to a form center of said semiconductor chip.
- 9. A semiconductor device as claimed in claim 1, wherein said first contact electrode and said second contact electrode are disposed on said principal surface with a two-fold axial symmetry about said hypothetical center of axial symmetry.
- 10. A semiconductor device as claimed in claim 1, wherein said first contact electrode and said second contact electrode are disposed on said principal surface with a four-fold axial symmetry about said hypothetical center of axial symmetry.
- 11. A semiconductor device as claimed in claim 1, wherein said principal surface is divided into a plurality of regions located symmetrically about said hypothetical center of axial symmetry, said plurality of regions including a first region in which said first contact electrode is included and a second region in which said second contact electrode is included, each of said plurality of regions further including an index electrode for identifying said region.
- 12. A semiconductor device as claimed in claim 11, wherein said semiconductor chip includes a discrimination signal generation-circuit in each of said plurality of regions, said discrimination signal generation circuit producing a discrimination signal pertinent to said region and supplying said discrimination signal to said index terminal in said region.
- 13. A semiconductor device as claimed in claim 11, wherein said index electrodes are disposed symmetrically about said hypothetical center of axial symmetry.
- 14. A semiconductor device as claimed in claim 11, wherein each of said plurality of regions includes a discrimination area such that said discrimination areas are disposed symmetrically about said hypothetical center of axial symmetry, each of said discrimination areas including an index electrode identifying said region.
- 15. A semiconductor device as claimed in claim 14, wherein said index electrodes are disposed on said principal surface with an offset from said symmetry about said hypothetical center of axial symmetry.
- 16. A semiconductor device as claimed in claim 1, wherein said principal surface is divided into a plurality of regions located symmetrically about said hypothetical center of axial symmetry, said plurality of regions including a first region in which said first contact electrode is included and a second region in which said second contact electrode is included,
said semiconductor device further having a package body, wherein said package body has an asymmetric shape with respect to said hypothetical center of axial symmetry when viewed perpendicularly to said principal surface of said semiconductor chip.
- 17. A testing device of a semiconductor device, comprising:
a testing board carrying thereon: a plurality of first interconnection terminals, said plurality of first interconnection terminals being adapted for electrical connection to a testing apparatus; and a plurality of second interconnection terminals each connected electrically to a corresponding first interconnection terminal, said plurality of second interconnection terminals being provided on said testing board at respective, predetermined locations; a first socket member adapted for mounting on said testing board, said first socket member being adapted for carrying a semiconductor device thereon and including: a plurality of third interconnection terminals provided on said first socket member at respective, predetermined locations, such that each of said third interconnection terminals makes an electrical contact with a corresponding second interconnection terminal when said first socket member is mounted on said testing board; and a plurality of fourth interconnection terminals each connected electrically to a corresponding third interconnection terminal, said plurality of fourth interconnection terminals being provided on said first socket member at respective, predetermined locations in correspondence to terminals of a first region of said semiconductor device in the state in which said semiconductor device is mounted on said first socket member; a second socket member adapted for mounting on said testing board, said second socket member being adapted for carrying a semiconductor device thereon and including; a plurality of fifth interconnection terminals provided on said second socket member at respective, predetermined locations, such that each of said fifth interconnection terminals makes an electrical contact with a corresponding second interconnection terminal when said second socket member is mounted on said testing board; and a plurality of sixth interconnection terminals each connected electrically to a corresponding fifth interconnection terminal, said plurality of sixth interconnection terminals being provided on said second socket member at respective, predetermined locations in correspondence to terminals of a second region of said semiconductor device in the state in which said semiconductor device is mounted on said second socket member; said first socket member including said fourth terminals with a number equal to or larger than a number of said terminals in said first region of said semiconductor device; said second socket member including said sixth terminals with a number equal to or larger than a number of said terminals in said second region of said semiconductor device, one of said first and second socket members being mounted selectively on said testing board.
- 18. A method of fabricating a semiconductor device including a step of testing said semiconductor device, said step of testing comprising the steps of:
defining, in a principal surface of a semiconductor chip forming said semiconductor device, a plurality of regions each including a plurality of contact electrodes such that a first contact electrode provided in a first region for carrying signals of a first type, is in a symmetrical relationship with a second contact electrode in a second region and used for carrying a signal of said first type, about a center of symmetry locating in said principal surface; mounting said semiconductor chip on a testing board in a first state such that said first contact electrode is contacted with a corresponding first contact pin provided on said testing board; carrying out a testing of said semiconductor chip by using said first contact electrode; rotating said semiconductor chip with respect to said testing board about said center of symmetry, such that said second contact electrode is contacted with said first contact pin of said testing board; and carrying out a testing of said semiconductor chip by using said second contact electrode.
- 19. A method as claimed in claim 18, wherein said step of testing said semiconductor chip by using said first contact electrode and said step of testing said semiconductor chip by using said second contact electrode are carried out according to a common test program.
- 20. A method of fabricating a semiconductor device including a step of testing said semiconductor device, said step of testing being conducted by using a testing board, said semiconductor device having a mounting surface including a plurality of regions, each of said plurality of regions carrying a plurality of terminals with a number smaller than a number of test terminals provided on said testing board, said method comprising the steps of:
loading a first socket on said testing board, said first socket connecting terminals in a first region of said mounting surface of said semiconductor device to corresponding testing terminals on said testing board in a state in which said semiconductor device is mounted on said first socket; mounting said semiconductor device on said first socket; testing said semiconductor device in said state in which said semiconductor device is mounted on said first socket; dismounting said semiconductor device from said first socket; loading a second socket on said testing board, said second socket connecting terminals in a second region of said mounting surface of said semiconductor device to corresponding testing terminals on said testing board in a state in which said semiconductor device is mounted on said second socket; mounting said semiconductor device on said second socket; testing said semiconductor device in said state in which said semiconductor device is mounted on said second socket.
Priority Claims (2)
Number |
Date |
Country |
Kind |
10-118266 |
Apr 1998 |
JP |
|
11-120619 |
Apr 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present invention is a continuation-in-part application of the U.S. patent application Ser. No. 09/199,341, filed Nov. 25, 1999.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09418568 |
Oct 1999 |
US |
Child |
10314972 |
Dec 2002 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09199341 |
Nov 1998 |
US |
Child |
09418568 |
Oct 1999 |
US |