Claims
- 1. A semiconductor device located on a semiconductor substrate having opposite types of first and second transistors formed thereon, comprising;
a first gate electrode including a first metal gate electrode material having a work function compatible with the first transistor; and a second gate electrode including a second metal gate electrode material having a work function compatible with the second transistor and the first metal gate electrode material located over the second metal gate electrode material.
- 2. The semiconductor device as recited in claim 1 wherein the first metal gate electrode material is a metal layer.
- 3. The semiconductor device as recited in claim 1 wherein the second metal gate electrode material is a metal layer.
- 4. The semiconductor device as recited in claim 1 wherein the first metal gate electrode material includes polysilicon doped with an n-type dopant and the first transistor is a NMOS device.
- 5. The semiconductor device as recited in claim 1 wherein the second metal gate electrode material is a metal silicide.
- 6. The semiconductor device as recited in claim 5 wherein the metal silicide is tungsten silicide.
- 7. The semiconductor device as recited in claim 1 further including a metal etch barrier layer located under the first and second gate electrodes.
- 8. The semiconductor device as recited in claim 7 wherein the metal etch barrier layer has a high dielectric constant.
- 9. The semiconductor device as recited in claim 8 wherein the metal etch barrier layer is tantalum pentoxide, silicon nitride or aluminum oxide.
- 10. The semiconductor device as recited in claim 1 further including a gate dielectric located under the first and second gate electrodes.
- 11. The semiconductor device as recited in claim 9 wherein the gate dielectric is silicon dioxide that has a thickness of about 2 nm or less.
- 12. The semiconductor device as recited in claim 1 wherein the first metal gate electrode material is tantalum, tungsten, titanium, titanium nitride, or tantalum nitride.
- 13. The semiconductor device as recited in claim 1 wherein the first gate electrode forms a portion of a PMOS device and the second gate electrode forms a portion of an NMOS device.
- 14. The semiconductor device as recited in claim 1 wherein the first gate electrode forms a portion of an NMOS device and the second gate electrode forms a portion of a PMOS device.
- 15. The semiconductor device as recited in claim 1 wherein the first metal gate electrode material has a work function of about 4.2 eV and the second metal gate electrode material has a work function of about 5.2 eV.
- 16. A method of manufacturing a semiconductor device located on a semiconductor substrate having opposite types of first and second transistors formed thereon, comprising;
forming a first gate electrode of a first metal gate electrode material having a work function compatible with the first transistor; and forming a second gate electrode of a second metal gate electrode material having a work function compatible with the second transistor.
- 17. The method as recited in claim 16 wherein forming a first metal gate electrode material includes forming a metal gate electrode.
- 18. The method as recited in claim 16 wherein forming a second metal gate electrode material includes forming a metal gate electrode.
- 19. The method as recited in claim 16 wherein forming a first gate electrode includes forming a gate electrode including a doped polysilicon doped with an n-type dopant.
- 20. The method as recited in claim 16 forming a second gate electrode includes forming a gate electrode including a metal silicide.
- 21. The method as recited in claim 20 wherein forming a gate electrode including metal silicide includes forming a gate electrode including tungsten silicide.
- 22. The method as recited in claim 16 further including forming a metal etch barrier layer prior to forming the first and second gate electrodes.
- 23. The method as recited in claim 22 wherein forming a metal etch barrier layer includes forming a metal etch barrier layer having a high dielectric constant.
- 24. The method as recited in claim 23 wherein forming a metal etch barrier layer includes forming a metal etch barrier layer including tantalum pentoxide, silicon nitride or aluminum oxide.
- 25. The method as recited in claim 16 further including forming a gate dielectric prior to forming the first and second gate electrodes.
- 26. The method as recited in claim 25 wherein forming a gate dielectric includes forming a gate silicon dioxide to a thickness of about 2 nm or less.
- 27. The method as recited in claim 16 wherein forming a first metal gate electrode material includes forming a metal gate electrode material including tantalum, tungsten, titanium, titanium nitride, or tantalum nitride.
- 28. The method as recited in claim 16 wherein forming the first gate electrode includes forming a portion of an NMOS device and forming the second gate electrode includes forming a portion of a PMOS device.
- 29. The method as recited in claim 16 wherein forming the first gate electrode includes forming a portion of a PMOS device and forming the second gate electrode includes forming a portion of an NMOS device.
- 30. The method as recited in claim 16 wherein forming a first gate electrode includes forming a gate electrode with a material having a work function of about 4.2 eV and forming a second gate electrode includes forming a gate electrode with a material having a work function of about 5.2 eV.
- 31. An integrated circuit located on a semiconductor substrate, comprising:
opposite types of first and second transistors formed on the substrate, including:
a first gate electrode including a first metal gate electrode material having a work function compatible with the first transistor; and a second gate electrode including a second metal gate electrode material having a work function compatible with the second transistor and the first metal gate electrode material located over the second metal gate electrode material; and interconnects electrically connecting the transistors to form the integrated circuit.
- 32. The integrated circuit as recited in claim 31 wherein the first metal gate electrode material is a metal layer and the second metal gate electrode material is another metal layer.
- 33. The integrated circuit as recited in claim 31 wherein the first metal gate electrode material includes polysilicon doped with an n-type dopant and the first transistor is a NMOS device.
- 34. The integrated circuit as recited in claim 31 wherein the second metal gate electrode material is tungsten silicide.
- 35. The integrated circuit as recited in claim 31 further including a high dielectric constant metal etch barrier layer located under the first and second gate electrodes.
- 36. The integrated circuit as recited in claim 35 wherein the metal etch barrier layer is tantalum pentoxide, silicon nitride or aluminum oxide.
- 37. The integrated circuit as recited in claim 31 further including a gate dielectric located under the first and second gate electrodes and having a thickness of about 3 nm or less.
- 38. The integrated circuit as recited in claim 31 wherein the first gate electrode forms a portion of a PMOS device and the second gate electrode forms a portion of an NMOS device.
- 39. The integrated circuit as recited in claim 31 wherein the first gate electrode forms a portion of an NMOS device and the second gate electrode forms a portion of a PMOS device.
- 40. The integrated circuit in claim 31 wherein the first metal gate electrode material has a work function of about 4.2 eV and the second metal gate electrode material has a work function of about 5.2 eV.
CROSS-REFERENCE TO PROVISIONAL APPLICATION
[0001] This application claims the benefit of U.S. Provisional Application No. 60/168,911 entitled “CMOS WITH METAL GATES BY WORK FUNCTION ENGINEERING,” to Isik Kizilyalli, et. al., filed on Dec. 3, 1999, which is commonly assigned with the present invention and incorporated herein by reference as if reproduced herein in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60168911 |
Dec 1999 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09572060 |
May 2000 |
US |
Child |
09940126 |
Aug 2001 |
US |