Claims
- 1. A semiconductor device having an electrode, comprising:
- (a) a semiconductor substrate;
- (b) a first insulating layer formed on the semiconductor substrate, the first insulating layer having an opening formed by removing a predetermined region thereof;
- (c) an impurity region formed on the surface of said semiconductor substrate, said impurity region being aligned with said opening;
- (d) a second insulating layer of Si.sub.3 N.sub.4 formed on said first insulating layer and having a notch and an arcuated portion, said notch being located substantially in the center of said opening, and said arcuated portion being formed by arcuating a periphery of said notch toward the semiconductor substrate and being doped with an impurity, the impurity concentration having its peak value on the side of the semiconductor, rather than at the central portion of the second insulating layer; and
- (e) an electrode portion having a first portion formed on the arcuated portion and a second portion extending through the notch from the first portion, contacting the semiconductor substrate, and leaving a space under said arcuated portion.
- 2. The device according to claim 1, wherein said semiconductor device is a silicon bipolar transistor.
- 3. The device according to claim 2, wherein the semiconductor substrate is a silicon substrate.
- 4. The device according to claim 3, wherein said first insulating layer is an SiO.sub.2 layer formed by thermal oxidation.
- 5. The device according to claim 4, wherein said second insulating layer is an Si.sub.3 N.sub.4 layer formed by a low pressure chemical vapor deposition method.
- 6. The device according to claim 2, wherein said notch is formed by plasma etching using a resist film as a mask.
- 7. The device according to claim 2, wherein the opening is formed by etching the first insulating layer to be larger than the notch of the second insulating layer with a hydrofluoric acid-based etchant and using the second insulating layer as a mask.
- 8. The device according to claim 2, wherein the semiconductor substrate comprises an emitter region formed by doping phosphorus in a region opposing the opening.
- 9. The device according to claim 8, wherein the emitter region is doped by diffusing phosphorus in the semiconductor substrate using phosphorus oxychloride.
- 10. The device according to claim 1, wherein the arcuated portion is formed by arcuating the second insulating layer toward the semiconductor substrate by ion implantation therein.
- 11. The device according to claim 10, wherein As.sup.+ ions are implanted at an acceleration voltage such that a mean range of penetration of the ions is larger than half a thickness of the second insulating layer.
- 12. The device according to claim 2, wherein the semiconductor substrate comprises an emitter region formed by doping As.sup.+ ions in a region opposing the opening.
- 13. The device according to claim 12, wherein the emitter region is doped by ion implantation of As.sup.+ ions.
- 14. The device according to claim 2, wherein said electrode portion has a titanium layer formed on the semiconductor substrate and the arcuated portion, a platinum layer formed on the titanium layer, and a gold layer formed on the platinum layer.
- 15. The device according to claim 1, wherein the semiconductor device is an overlay gallium-arsenide field effect transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
60-85489 |
Apr 1985 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 06/854,474, filed on Apr. 22, 1986, now abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (4)
Number |
Date |
Country |
4942812 |
Dec 1970 |
JPX |
50-81264 |
Jan 1975 |
JPX |
52-40970 |
Mar 1977 |
JPX |
52-122470 |
Mar 1977 |
JPX |
Non-Patent Literature Citations (2)
Entry |
"Method of Minimizing Al-Si Alloying in Semiconductor Devices"-IBM Technical Disclosure Bulletin-vol. 29, No. 10, Mar. 1987, pp. 4626-4627. |
"Method of Contacting Shallow Emitters"-Barson-IBM Technical Disclosure Bulletin-vol. 23, No. 9, Feb-1981, pp. 4135-4136. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
854474 |
Apr 1986 |
|