Claims
- 1. A method of producing a semiconductor device having a capacitance element on a first conductive-type semiconductor substrate, comprising:forming a pad oxide film, a first silicon layer and an oxidation resisting film on an element formation area of the semiconductor substrate; forming an element separation film by thermal oxidation; removing only the oxidation resisting film wherein the pad oxide film and the first silicon layer are left in the element formation area; forming a second conductive-type impurity layer on a surface of the semiconductor substrate by ion implantation passing through the pad oxide film and the first silicon layer; and forming a second silicon layer, wherein the first and the second silicon layers comprise an upper electrode of the capacitance element, the pad oxide film comprises a capacitance insulation film, and the second conductive-type impurity layer comprises a lower electrode of the capacitance element.
- 2. A method of producing a semiconductor device according to claim 1, wherein the first and the second silicon layers comprises a polycrystalline silicon layer or an amorphous silicon layer.
- 3. A method of producing a semiconductor device according to claim 1, wherein the first silicon layer comprises a polycrystalline silicon layer or an amorphous silicon layer in which impurities are doped in higher density than that in the second silicon layer.
- 4. A method of producing a semiconductor device according to claim 1, further comprising covering the second silicon layer with the metallic silicide film.
- 5. A method of producing a semiconductor device having a capacitance element on a first conductive-type semiconductor substrate, comprising:forming a pad oxide film, a first silicon layer, and a silicon nitride film on an element formation area on the semiconductor substrate; forming an element separation oxide film by thermal oxidation; removing only the silicon nitride film, wherein the pad oxide film and the first silicon layer are left in the element formation area; forming a second conductive-type impurity layer on a surface of the semiconductor substrate by ion implantation passing through the pad oxide film and the first silicon layer; forming a second silicon layer on the first silicon layer; removing the first and second silicon layers and the pad oxide film on a contact formation area defined on the element formation area; and forming a metallic electrode to contact to the second conductive-type impurity layer exposed on the contact formation area, wherein the first and the second silicon layers comprise an upper electrode of the capacitance element, the pad oxide film comprises a capacitance insulation film, and the second conductive-type impurity layer comprises a lower electrode of the capacitance element.
Priority Claims (3)
Number |
Date |
Country |
Kind |
10-337848 |
Nov 1998 |
JP |
|
10-362509 |
Dec 1998 |
JP |
|
11-319052 |
Nov 1999 |
JP |
|
CROSS REFERENCE
This application is a divisional and claims the benefit of priority under 35 USC 120 of U.S. application Ser. No. 09/444,820, filed Nov. 22, 1999 is now U.S. Pat. No. 6,307,251, which in turn claims the benefit of foreign priority under 35 USC 119 of applications filed in Japan, serial numbers HEI 10-337848, HEI 10-362509, HEI 11-319052, filed Nov. 27, 1998, Dec. 21, 1998, and Nov. 10, 1999, respectively. The disclosures of the prior applications are considered part of and are incorporated by reference in the disclosure of this application.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4373248 |
McElroy |
Feb 1983 |
A |
5210042 |
Oshikawa |
May 1993 |
A |
5927992 |
Hodges et al. |
Jul 1999 |
A |
Foreign Referenced Citations (1)
Number |
Date |
Country |
59-054261 |
Mar 1984 |
JP |