1. Field of the Invention
The present invention relates to a semiconductor device structure and fabricating method thereof. More particularly, the present invention relates to a semiconductor device having a capacitor and the fabricating method thereof.
2. Description of the Related Art
Dynamic random access memory (DRAM) mainly includes MOS transistors and capacitors. The structure of capacitor is normally grouped into two major kinds namely, the stack capacitor and the deep trench capacitor. In general, the stack capacitor can be further sub-divided into the conventional metal-insulator-metal (MIM) capacitor and the MOS capacitor. The MOS capacitor has a structure comprising a gate-insulator-gate (that is, polysilicon-insulator-polysilicon) capacitor disposed on a shallow trench isolation (STI) structure.
However, as technological progress leads semiconductor fabrication into the deep sub-micro generation, the dimension of each semiconductor device shrinks substantially so that the area occupied by each capacitor must be reduced. As a result, difficulties are often encountered in attempts for increasing the capacitance of a capacitor. On the other hand, the ever-increasing size of computer application software often renders the use of memory with a large storage capacity essential. Since the storage capacitor of a memory is closely related to the capacitance of the capacitor, the conflicting demand for a smaller capacitor size but a higher capacitance results in an urgent need for changing the way in which the dynamic random access memory capacitors are fabricated.
Accordingly, at least one objective of the present invention is to provide a semiconductor device having a capacitor and the method of fabricating the same such that a different capacitance can be obtained by setting the thickness of a dielectric layer and the MOS transistor Vt can free from the influence of the voltage provided to the capacitor. Furthermore, it doesn't need other mask to form the capacitor of the present invention.
At least another objective of the present invention is to provide an insulator-on-silicon semiconductor capacitor and the fabricating method thereof that can obtain a large capacitance and a small area to save more design area.
At least yet another objective of the present invention is to provide a capacitor for a semiconductor device and the fabricating method thereof that can save some space in the device.
To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention provides a semiconductor device having a capacitor therein. The semiconductor device comprises a substrate, a capacitor and a metal-oxide-semiconductor (MOS) transistor. The MOS transistor is located in a MOS transistor region of the substrate, and the MOS transistor region has a first bottom diffusion region. The capacitor is located in a capacitor region of the substrate and consisted of a second bottom diffusion region, a first dielectric layer, a bottom conductive layer, a second dielectric layer, a top conductive layer, wherein the second bottom diffusion region and the first bottom diffusion region are different conductive type. The second bottom diffusion region is located in the substrate. The first dielectric layer is located over the second bottom diffusion region. The bottom conductive layer is located over the first dielectric layer. The second dielectric layer is located over the bottom conductive layer. The top conductive layer located over the second dielectric layer.
According to the aforesaid semiconductor device with capacitor therein in the embodiment of the present invention, the second bottom diffusion region is an N-well and the first bottom diffusion region is a P-well, for example. The semiconductor device further includes a isolation structure located in the substrate to separate the MOS transistor region and the capacitor region.
According to the aforesaid semiconductor device with capacitor therein in the embodiment of the present invention, the bottom conductive layer and the top conductive layer can be fabricated using polysilicon.
According to the aforesaid semiconductor device with capacitor therein in the embodiment of the present invention, the first dielectric layer and the second dielectric layer can be an oxide layer, a silicon nitride layer or an oxide/nitride/oxide (ONO) layer.
According to the aforesaid semiconductor device with capacitor therein in the embodiment of the present invention, the semiconductor device further includes a contact region in the second bottom diffusion region, an inter-layer dielectric (ILD) layer located over the substrate to cover the capacitor and a plurality of contacts in the ILD layer that connects with the bottom conductive layer, the top conductive layer and the contact region respectively.
The present invention also provides a method of fabricating a semiconductor device with a capacitor therein. First, a substrate is provided. The substrate has a capacitor region and a MOS transistor region. Then, a first bottom diffusion region and a second bottom diffusion region are formed in the substrate within the MOS transistor region and the capacitor region respectively, wherein the second bottom diffusion region and the first bottom diffusion region are different conductive type. Thereafter, a first dielectric layer is formed over the substrate and then a first conductive layer is formed over the first dielectric layer. After that, a patterned mask layer is formed over the first conductive layer to expose the MOS transistor region and a portion of the first conductive layer in the capacitor region. Then, using the patterned mask layer as a mask, the exposed first conductive layer is removed so that only the bottom conductive layer in the capacitor region is retained. Again using the patterned mask layer as a mask, a threshold voltage (Vt) adjustment implant process is performed. The patterned mask layer is removed. A second dielectric layer is formed on the surface of the substrate and the bottom conductive layer. Then, a second conductive layer is formed over the second dielectric layer. The second conductive layer is patterned to define the top conductive layer of the capacitor region and the gate of the MOS transistor region. The second bottom diffusion region, the first dielectric layer, the bottom conductive layer, the second dielectric layer and the top conductive layer together form a capacitor.
According to the aforesaid method of fabricating a semiconductor device with a capacitor therein in the embodiment of the present invention, after patterning the second conductive layer, further includes performing an ion implant process to form a contact region in the second bottom diffusion region beside the capacitor and form a source and a drain in the substrate on the respective sides of the gate.
According to the aforesaid method of fabricating a semiconductor device with a capacitor therein in the embodiment of the present invention, before performing the ion implant process, further includes forming spacers on the sidewalls of the gate.
According to the aforesaid method of fabricating a semiconductor device with a capacitor therein in the embodiment of the present invention, after performing the ion implant process, further includes forming an inter-layer dielectric (ILD) layer over the substrate to cover the capacitor and forming a plurality of contacts in the ILD layer such that the contacts are connected to the bottom conductive layer, the top conductive layer and the contact region respectively.
According to the aforesaid method of fabricating a semiconductor device with a capacitor therein in the embodiment of the present invention, the second bottom diffusion region is an N-well and the first bottom diffusion region is a P-well, for example.
According to the aforesaid method of fabricating a semiconductor device with capacitor therein in the embodiment of the present invention, the bottom conductive layer and the top conductive layer can be fabricated using polysilicon, for example.
According to the aforesaid method of fabricating a semiconductor device with capacitor therein in the embodiment of the present invention, the first dielectric layer and the second dielectric layer can be an oxide layer, a silicon nitride layer or an oxide/nitride/oxide (ONO) layer.
The present invention also provides a silicon-on-insulator semiconductor capacitor comprising a substrate, a silicon-on-insulator (SOI) layer, a diffusion region, a first dielectric layer, a bottom conductive layer, a second dielectric layer and a top conductive layer. The SOI layer is located over the substrate; the diffusion region is located in the SOI layer; the first dielectric layer is located over the diffusion region; the bottom conductive layer is located over the first dielectric layer; the second dielectric layer is located over the bottom conductive layer; and, the top conductive layer is located over the second conductive layer. The diffusion region, the first dielectric layer, the bottom conductive layer, the second dielectric layer and the top conductive layer together form a capacitor.
According to the aforesaid SOI semiconductor capacitor in the embodiment of the present invention, the bottom conductive layer and the top conductive layer can be fabricated using polysilicon, for example.
According to the aforesaid SOI semiconductor capacitor in the embodiment of the present invention, the first dielectric layer and the second dielectric layer can be an oxide layer, a silicon nitride layer or an oxide/nitride/oxide (ONO) layer.
According to the aforesaid SOI semiconductor capacitor in the embodiment of the present invention, the capacitor further includes a contact region in the diffusion region beside the capacitor. The contact region and the diffusion region have the same conductivity. Furthermore, the SOI semiconductor capacitor further includes an inter-layer dielectric (ILD) layer above the SOI layer and covering the capacitor and a plurality of contacts in the ILD layer that connects with the bottom conductive layer, the top conductive layer and the contact region respectively.
According to the aforesaid SOI semiconductor capacitor in the embodiment of the present invention, the diffusion region is an N-type diffusion region, for example.
The present invention also provides an alternative method of fabricating a silicon-on-insulator (SOI) semiconductor capacitor. First, a substrate is provided. The substrate has a SOI layer formed thereon. Then, a diffusion region is formed in the SOI layer. Thereafter, a first dielectric layer is formed over the SOI layer. After that, a first conductive layer is formed over the first dielectric layer. The first conductive layer is patterned to form a bottom conductive layer. Next, a second dielectric layer is formed on the surface of the bottom conductive layer. Then, a second conductive layer is formed over the second dielectric layer. The second conductive layer is patterned to define a top conductive layer. The diffusion region, the first dielectric layer, the bottom conductive layer, the second dielectric layer and the top conductive layer together form a capacitor.
According to the aforesaid method of fabricating a SOI semiconductor capacitor in the embodiment of the present invention, after patterning the second conductive layer, further includes performing an ion implant process to form a contact region in the diffusion region beside the capacitor. The contact region and the diffusion region have the same conductivity type.
According to the aforesaid method of fabricating a SOI semiconductor capacitor in the embodiment of the present invention, after performing the ion implant process, further includes forming an inter-layer dielectric (ILD) layer over the SOI layer to cover the capacitor. Furthermore, a plurality of contacts is formed in the ILD layer such that the contacts are connected to the bottom conductive layer, the top conductive layer and the contact region respectively.
According to the aforesaid method of fabricating a SOI semiconductor capacitor in the embodiment of the present invention, the bottom conductive layer and the top conductive layer are fabricated using polysilicon, for example.
According to the aforesaid method of fabricating a SOI semiconductor capacitor in the embodiment of the present invention, the first dielectric layer and the second dielectric layer can be an oxide layer, a silicon nitride layer or an oxide/nitride/oxide (ONO) layer.
According to the aforesaid method of fabricating a SOI semiconductor capacitor in the embodiment of the present invention, the diffusion region is an N-type diffusion region, for example.
The present invention also provides a semiconductor capacitor comprising a substrate, an isolation structure, a first conductive layer, a first dielectric layer, a second conductive layer, a second dielectric layer and a third conductive layer. The isolation structure is located in the substrate; the first conductive layer is located over the isolation structure; the first dielectric layer is located over the first conductive layer; the second conductive layer is located over the first dielectric layer; the second dielectric layer is located over the second conductive layer; and, the third conductive layer is located over the second dielectric layer. The first conductive layer, the first dielectric layer, the second conductive layer, the second dielectric layer and the third conductive layer together form a capacitor.
According to the aforesaid semiconductor capacitor in the embodiment of the present invention, the first conductive layer, the second conductive layer and the third conductive layer are fabricated using polysilicon, for example.
According to the aforesaid semiconductor capacitor in the embodiment of the present invention, the first dielectric layer and the second dielectric layer can be an oxide layer, a silicon nitride layer or an oxide/nitride/oxide (ONO) layer.
According to the aforesaid semiconductor capacitor in the embodiment of the present invention, the capacitor further includes an inter-layer dielectric (ILD) layer over the substrate to cover the capacitor and a plurality of contacts in the ILD layer that connects with the first conductive layer, the second conductive layer and the third conductive layer respectively.
According to the aforesaid semiconductor capacitor in the embodiment of the present invention, the isolation structure includes a shallow trench isolation (STI) structure, for example.
The present invention also provides a method of fabricating a semiconductor capacitor. First, a substrate having an isolation structure therein is provided. Then, a first conductive layer is formed over the isolation structure. Thereafter, a first dielectric layer is formed over the first conductive layer and then a second conductive layer is formed over the first dielectric layer. After that, a second dielectric layer is formed over the second conductive layer and then a third conductive layer is formed over the second dielectric layer. The first conductive layer, the first dielectric layer, the second conductive layer, the second dielectric layer and the third conductive layer together form a capacitor.
According to the aforesaid method of fabricating a semiconductor capacitor in the embodiment of the present invention, after forming the third conductive layer over the second dielectric layer, further includes forming an inter-layer dielectric (ILD) layer over the substrate to cover the capacitor and forming a plurality of contacts in the ILD layer such that the contacts are connected to the first conductive layer, the second conductive layer and the third conductive layer respectively.
According to the aforesaid method of fabricating a semiconductor capacitor in the embodiment of the present invention, the first conductive layer, the second conductive layer and the third conductive layer are fabricated using polysilicon, for example.
According to the aforesaid method of fabricating a semiconductor capacitor in the embodiment of the present invention, the first dielectric layer and the second dielectric layer can be an oxide layer, a silicon nitride layer or an oxide/nitride/oxide (ONO) layer.
According to the aforesaid method of fabricating a semiconductor capacitor in the embodiment of the present invention, the isolation structure includes a shallow trench isolation (STI) structure, for example.
In the present invention, a capacitor comprising three conductive layers separated by two dielectric layers is provided. Hence, a higher per unit area capacitance than a conventional capacitor is obtained so that more space is available for the design area. Moreover, a different capacitance can be obtained by adjusting the thickness of the oxide layer. In other words, the capacitance of the capacitor can be modified by a simple adjustment. And, the MOS transistor Vt can free from the influence of the voltage provided to the capacitor. Furthermore, it doesn't need other mask to form the capacitor of the present invention.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings,
Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
As shown in
As shown in
As shown in
After removing the patterned mask layer 316, another threshold voltage (Vt) adjustment implant process (not shown) can be carried out similar to the one in
As shown in
As shown in
As shown in
The capacitor 329 in the present invention has a five-layered structure comprising the second bottom diffusion region 308, the dielectric layer 318, the bottom conductive layer 320, the dielectric layer 326 and the top conductive layer 328. This five-layered structure is capable of increasing the capacitance of the capacitor 329. Furthermore, different capacitance for the capacitor 329 can be obtained by setting the thickness of the oxide layer. In addition, the space on a wafer necessary for accommodating the capacitor can be reduced. Moreover, the MOS transistor Vt can free from the influence of the voltage provided to the capacitor. And, the capacitor of the present invention can be formed without additional mask.
As shown in
As shown in
As shown in
The capacitor 517 in the present invention has a five-layered structure including, in sequential order, the diffusion region 508, the dielectric layer 510a, the bottom conductive layer 512a, the dielectric layer 514 and the top conductive layer 516. The capacitor 517 with this structure has a larger capacitance than the conventional capacitor. Furthermore, a different capacitance value can be obtained by setting the thickness of the oxide layer. Moreover, with the increase in capacitance, the space that must be set aside for accommodating the capacitor can be reduced.
In addition, the semiconductor capacitor further includes an inter-layer dielectric (ILD) layer 614 on the substrate 600 covering the capacitor 613 and a plurality of contacts 616, 618 and 620 in the IDL layer 614. Furthermore, these contacts are connected to the conductive layer 604, the conductive layer 608 and the conductive layer 612 respectively.
As shown in
As shown in
The capacitor 729 in the present invention has a five-layered structure comprising the conductive layer 704, the dielectric layer 706, the conductive layer 708, the dielectric layer 710 and the conductive layer 712. This five-layered structure is capable of increasing the capacitance of the capacitor 329. Furthermore, different capacitance for the capacitor 329 can be obtained by setting the thickness of the oxide layer. In addition, the space on a wafer necessary for accommodating the capacitor can be reduced.
In summary, the capacitor of the present invention has at least the following advantages:
1. The capacitor in the present invention is a five layer of structure, so a per unit area capacitance is much higher than the conventional capacitor and hence can save more design area.
2. The capacitor according to the present application is flexible to get different capacitance depended on the thickness of the dielectric layer. In other words, the capacitor has a modifiable capacitance.
3. When the present application is applied to a device with MOS transistor, the MOS transistor Vt can free from the influence of the voltage provided to the capacitor due to the different conductive type between the bottom diffusion regions of the MOS transistor region and the capacitor regin.
4. The method to form the five-layered capacitor of the present invention can integrates with prior process, so it doesn't need additional mask to form the struture.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.