Claims
- 1. A semiconductor device comprising:
- a. an insulating body;
- b. a first semiconductor layer of first conductivity type formed on said insulating body;
- c. a second semiconductor layer of second conductivity type opposite to the first conductivity type formed on said insulating body;
- d. an interconnection layer of the second conductivity type formed in contact with at least the top surface of each of said first and second semiconductor layers; and
- e. voltage means for applying a reverse bias voltage across a p-n junction formed between said first semiconductor layer and said interconnection layer for electrically isolating said first semiconductor layer and said interconnection layer from each other and electrically coupling said second semiconductor layer and said interconnection layer to each other.
- 2. A semiconductor device according to claim 1, wherein said interconnection layer is formed of polycrystalline silicon.
- 3. A semiconductor device comprising:
- a. an insulating body;
- b. a first semiconductor layer of first conductivity type formed on said insulating body;
- c. a second semiconductor layer of second conductivity type opposite to the first conductivity type formed on said insulating body;
- d. an interconnection layer formed in contact with at least the top surface of each of said first and second semiconductor layers; and
- e. voltage means for applying a bias voltage across a p-n junction formed between said first semiconductor layer and said interconnection layer which is not higher than the contact potential difference at said p-n junction.
- 4. A semiconductor device according to claim 3, wherein said interconnection layer is formed of polycrystalline silicon.
- 5. A semiconductor device comprising:
- a. an insulating body formed of substantially insulative material;
- b. first and second semiconductor layers of first and second conductivity types respectively formed on said insulating body and in contact with each other to form a p-n junction therebetween;
- c. voltage means for applying a reverse bias voltage across said p-n junction;
- d. a first interconnection layer of the second conductivity type formed in contact with at least the top surface of each of said first and second semiconductor layers; and
- e. voltage means for applying a reverse bias voltage across a p-n junction formed between said first semiconductor layer and said first interconnection layer for electrically isolating said first semiconductor layer and said interconnection layer from each other and electrically coupling said second semiconductor layer and said interconnection layer to each other.
- 6. A semiconductor device according to claim 5, which further comprises a second interconnection layer of the first conductivity type formed in contact with at least part of said first and second semiconductor layers, and voltage means for applying a reverse bias voltage across a p-n junction formed between said second semiconductor layer and said second interconnection layer.
- 7. A semiconductor device according to claim 6, wherein said first and second interconnection layers are formed of polycrystalline silicon.
- 8. A semiconductor device comprising:
- a. an insulating body formed of substantially insulative material;
- b. first and second semiconductor layers of first and second conductivity types respectively formed on said insulating body and in contact with each other to form a first p-n junction therebetween;
- c. voltage means for applying a bias voltage not higher than the contact potential difference at said first p-n junction across said first p-n junction;
- d. a first interconnection layer of the second conductivity type formed in contact with at least the top surface of each of said first and second semiconductor layers; and
- e. voltage means for applying a bias voltage across a second p-n junction between said first semiconductor layer and said first interconnection layer which is not higher than the contact potential difference at said second p-n junction.
- 9. A semiconductor device according to claim 8, which further comprises a second interconnection layer of the first conductivity type formed in contact with at least part of said first and second semiconductor layers, and voltage means for applying a bias voltage across a third p-n junction between said second semiconductor layer and said second interconnection layer which is not higher than the contact potential difference at said third p-n junction.
- 10. A semiconductor device according to claim 9, wherein said first and second interconnection layers are formed of polycrystalline silicon.
- 11. A semiconductor device according to claim 8, wherein said first and second interconnection layers are formed of polycrystalline silicon.
Priority Claims (1)
Number |
Date |
Country |
Kind |
55-96752 |
Jul 1980 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 272,498, filed June 11, 1981, now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2939290 |
Apr 1980 |
DEX |
Non-Patent Literature Citations (3)
Entry |
MOS-Technologien, Gerlach, Funkschau, 1975, No. 24, pp. 56-59. |
MOS-Technologien, Gerlach, Funkschau, 1975, No. 25, pp. 58-62. |
Nikkei Electronics, 1979, 7.23, pp. 110-132, and partial translation of p. 126. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
272498 |
Jun 1981 |
|