Claims
- 1. A semiconductor device comprising:
- a semiconductor substrate;
- a first insulating film formed on said semiconductor substrate;
- a plurality of electrically erasable semiconductor memory cells each having a control gate formed above said semiconductor substrate through said first insulating film and a charge storage layer formed between said first insulating film and said control gate so that an electrical rewrite operation can be performed by changing an amount of charges of the charge storage layer;
- a second insulating film formed on upper surface of said control gate and side surfaces of said control gate and said charge storage layer; and
- a conductive film formed on at least the side surface of said control gate and said charge storage layer through said second insulating film,
- wherein said conductive film commonly covers all spaces between adjacent word lines in a memory block.
- 2. A device according to claim 1, further comprising voltage supplying circuit connected to said conductive film formed on the side surface of the control gate via the second insulating film, wherein, when the voltage is applied from said voltage supplying circuit to said conductive film, an inversion layer is formed on a surface region of said substrate faced to said conductive film.
- 3. A semiconductor device according to claim 1, wherein said memory cells constitutes at least two memory blocks, and a same voltage is applied to said conductive film provided in an area corresponding to each of said memory blocks.
- 4. A semiconductor device according to claim 1, wherein a selected number of said memory cells constitute an unit which are connected in series.
- 5. A semiconductor device according to claim 1, wherein more than one of said memory cells are connected in parallel to constitute one unit memory cell.
- 6. A semiconductor device according to claim 1, wherein, said memory cells are divided into a plurality of blocks and said conductive films are formed for each block, and further comprises
- means, in one of a data read mode, a data write mode and a data erase mode, for applying a second voltage to the conductive film in a selected block including a selected word line, when a first voltage is applied to the selected word line, and for applying a third voltage to the conductive film in a non-selected block.
- 7. A device according to claim 4, wherein
- in a data read mode, a potential of a selection gate and a drain of a NAND cell comprising said unit is set to a power supply potential, a potential of a word line selected from word lines comprising said control gates is set to "L", a potential of non-selected word lines is set to the power supply potential, a potential of a source of said NAND cell is set to "L", and a potential of said substrate is set to "L", thereby setting a potential of said conductive film to the power supply potential,
- in a data erase mode, the potential of said selection gate and said drain of said NAND cell is set to "H", the potential of all of said work lines in said NAND cell is set to "L", and the potential of said substrate is set to "H", thereby setting the potential of said conductive film to "L", or
- in a data write mode, the potential of said drain of said NAND cell is set to "L" or "M", the potential of said selected word line is set to "H", the potential of a drain-side selection gate and said non-selected word lines is set to "M", and the potential of a source-side selection gate and said substrate is set to "L", thereby setting the potential of said conductive film to "H".
- 8. A device according to claim 7, wherein
- said memory cells are divided into blocks each having a plurality of NAND cells, and said conductive film is formed for said each block,
- in the data read mode, the potential of said conductive film in a selected block is set to the power supply potential, the potential of said conductive film in non-selected blocks is set to "L",
- in the data write mode, the potential of said conductive film in said selected block is set to "H", and the potential of said conductive film in said non-selected blocks is set to "L".
- 9. A semiconductor device comprising:
- a semiconductor substrate;
- a first insulating film formed on said semiconductor substrate;
- a plurality of electrically erasable semiconductor memory cells each having a control gate formed above said semiconductor substrate through said first insulating film and a charge storage layer formed between said first insulating film and said control gate so that an electrical rewrite operation can be performed by changing an amount of charges of the charge storage layer;
- a second insulating film formed on upper surface of said control gate and side surfaces of said control gate and said charge storage layer; and
- a conductive film formed on at least the side surface of said control gate and said charge storage layer through said second insulating film,
- wherein said conductive film covers all of an active area constituting each of said memory cells.
- 10. A semiconductor device according to claim 9, further comprising voltage supplying circuit connected to said conductive film formed on the side surface of the control gate via the second insulating film, wherein, when the voltage is applied from said voltage supplying circuit to said conductive film, an inversion layer is formed on a surface region of said substrate faced to said conductive film.
- 11. A semiconductor device according to claim 9, wherein said memory cells constitutes at least two memory blocks, and a same voltage is applied to said conductive film provided in an area corresponding to each of said memory blocks.
- 12. A semiconductor device according to claim 9, wherein a selected number of said memory cells constitute an unit which are connected in series.
- 13. A semiconductor device according to claim 9, wherein more than one of said memory cells are connected in parallel to constitute one unit memory cell.
- 14. A semiconductor device according to claim 9, wherein, said memory cells are divided into a plurality of blocks and said conductive films are formed for each block, and further comprises
- means, in one of a data read mode, a data write mode and a data erase mode, for applying a second voltage to the conductive film in a selected block including a selected word line, when a first voltage is applied to the selected word line, and for applying a third voltage to the conductive film in a non-selected block.
- 15. A device according to claim 12, wherein
- in a data read mode, a potential of a selection gate and a drain of a NAND cell comprising said unit is set to a power supply potential, a potential of a word line selected from word lines comprising said control gates is set to "L", a potential of non-selected word lines is set to the power supply potential, a potential of a source of said NAND cell is set to "L", and a potential of said substrate is set to "L", thereby setting a potential of said conductive film to the power supply potential,
- in a data erase mode, the potential of said selection gate and said drain of said NAND cell is set to "H", the potential of all of said word lines in said NAND cell is set to "L", and the potential of said substrate is set to "H", thereby setting the potential of said conductive film to "L", or
- in a data write mode, the potential of said drain of said NAND cell is set to "L" or "M", the potential of said selected word line is set to "H", the potential of a drain-side selection gate and said non-selected word lines is set to "M", and the potential of a source-side selection gate and said substrate is set to "L", thereby setting the potential of said conductive film to "H".
- 16. A device according to claim 15, wherein
- said memory cells are divided into blocks each having a plurality of NAND cells, and said conductive film is formed for said each block,
- in the data read mode, the potential of said conductive film in a selected block is set to the power supply potential, the potential of said conductive film in non-selected blocks is set to "L",
- in the data write mode, the potential of said conductive film in said selected block is set to "H", and the potential of said conductive film in said non-selected blocks is set to "L".
- 17. A semiconductor device comprising:
- a semiconductor substrate,
- a first insulating film formed on said semiconductor substrate;
- a plurality of electrically erasable semiconductor memory cells each having a source, a drain, a control gate formed above said semiconductor substrate through said first insulating film, and a charge storage layer formed between said first insulating film and said control gate so that an electrical rewrite operation can be performed by changing an amount of charges of the charge storage layer;
- a second insulating film formed on upper surface of said gate and said side surfaces of said control gate and said charge storage layer; and
- a conductive film formed on at least the side surface of said control gate and said charge storage layer through said second insulating film,
- wherein said conductive film is symmetrically formed at both sides of said control gate in each basic memory cell, in which said control gate is an axis of symmetry, and said conductive film formed at both sides are electrically connected.
- 18. A semiconductor device according to claim 17, further comprising voltage supplying circuit connected to said conductive film formed on the side surface of the control gate via the second insulating film, wherein, when the voltage is applied from said voltage supplying circuit to said conductive film, an inversion layer is formed on a surface region of said substrate faced to said conductive film.
- 19. A semiconductor device according to claim 17, wherein said memory cells constitutes at least two memory blocks, and a same voltage is applied to said conductive film provided in an area corresponding to each of said memory blocks.
- 20. A semiconductor device according to claim 17, wherein a selected number of said memory cells constitute an unit which are connected in series.
- 21. A semiconductor device according to claim 17, wherein more than one of said memory cells are connected in parallel to constitute one unit memory cell.
- 22. A semiconductor device according to claim 17, wherein, said memory cells are divided into a plurality of blocks and said conductive films are formed for each block, and further comprises
- means, in one of a data read mode, a data write mode and a data erase mode, for applying a second voltage to the conductive film in a selected block including a selected word line, when a first voltage is applied to the selected word line, and for applying a third voltage to the conductive film in a non-selected block.
- 23. A device according to claim 20, wherein
- in a data read mode, a potential of a selection gate and a drain of a NAND cell comprising said unit is set to a power supply potential, a potential of a word line selected from word lines comprising said control gates is set to "L", a potential of non-selected word lines is set to the power supply potential, a potential of a source of said NAND cell is set to "L", and a potential of said substrate is set to "L", thereby setting a potential of said conductive film to the power supply potential,
- in a data gate erase mode, the potential of said selection gate and said drain of said NAND cell is set to "H", the potential of all of said word lines in said NAND cell is set to "L", and the potential of said substrate is set to "H", thereby setting the potential of said conductive film to "L", or
- in a data write mode, the potential of said drain of said NAND cell is set to "L" or "M", the potential of said selected word line is set to "H", the potential of a drain-side selection gate and said non-selected word lines is set to "M", and the potential of a source-side selection gate and said substrate is set to "L", thereby setting the potential of said conductive film to "H".
- 24. A device according to claim 23, wherein
- said memory cells are divided into blocks each having a plurality of NAND cells, and said conductive film is formed for said each block,
- in the data read mode, the potential of said conductive film in a selected block is set to the power supply potential, the potential of said conductive film in non-selected blocks is set to "L",
- in the data write mode, the potential of said conductive film in said selected block is set to "H", and the potential of said conductive film in said non-selected blocks is set to "L".
- 25. A device according to claim 17, wherein said basic memory cell is symmetrically formed, in which said control gate is set as a symmetrical axis.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-158378 |
Jun 1993 |
JPX |
|
Parent Case Info
This is a Continuation of application Ser. No. 08/642,206, filed on May 6, 1996, now U.S. Pat. No. 5,677,556, which is a Continuation of application Ser. No. 08/266,466, filed on Jun. 27, 1994, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5278439 |
Ma et al. |
Jan 1994 |
|
5554867 |
Ajika et al. |
Sep 1996 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
642206 |
May 1996 |
|
Parent |
266466 |
Jun 1994 |
|