Claims
- 1. A semiconductor device having a CMOS circuit which includes at least a P-channel MOS transistor and an N-channel MOS transistor, said semiconductor device comprising:
- a semiconductor substrate;
- an isolation region formed on said semiconductor substrate
- a P-channel MOS transistor region within said isolation region, including--
- an N-type well formed in the semiconductor substrate;
- a first gate insulator layer formed on the semiconductor substrate;
- P-type diffusion regions formed in the N-type well on both sides of the first gate insulator layer; and
- a first gate electrode formed on the first gate insulator layer, said first gate electrode and said P-type diffusion regions respectively forming gate, source and drain of the P-channel MOS transistor; and
- an N-channel MOS transistor region within said isolation region, including--
- a P-type well formed in the semiconductor substrate;
- a second gate insulator layer formed on the semiconductor substrate;
- N-type diffusion regions formed in the P-type well on both sides of the second gate insulator layer;
- a second gate electrode formed on the second gate insulator layer, said second gate electrode having top and side surfaces, said second gate electrode and said N-type diffusion regions respectively forming gate, source and drain of the N-channel MOS transistor;
- an insulating layer which covers a portion of the N-type diffusion regions, the side surfaces of the second gate electrode and at least a portion of the top surface of the second gate electrode, said insulating layer and said first gate insulator formed of identical material including nitrogen; and
- a sidewall layer formed on the insulating layer to provide a smooth coverage around the side of the second gate electrode and aligning with an edge of said insulating layer over the N-type diffusion regions, a thickness of said insulating layer under said sidewall layer substantially equal to a thickness of said first gate insulator layer.
- 2. The semiconductor device as claimed in claim 1, wherein the first and second gate electrodes are respectively made of a material selected from a group consisting of polysilicon, silicide and polycide.
- 3. The semiconductor device as claimed in claim 1, wherein the insulating layer is made of a material selected from a group consisting of Si.sub.3 N.sub.4 and SiON.
- 4. The semiconductor device as claimed in claim 1, wherein the insulating layer has a multi-layer structure selected from a group consisting of SiO.sub.2 /Si.sub.3 N.sub.4 /SiO.sub.2, SiON/SiO.sub.2, SiO.sub.2 Si.sub.3 N.sub.4, SiO.sub.2 /Si.sub.3 N.sub.4, SiO.sub.2 /SiON and Si.sub.3 N.sub.4 /SiO.sub.2.
- 5. The semiconductor device as claimed in claim 1, which further comprises another element which is formed on the semiconductor substrate, and said insulating layer extends to connect to and form a portion of the element.
- 6. The semiconductor device as claimed in claim 1, wherein said insulating layer is connected to said first gate insulator at a part of the semiconductor device.
- 7. The semiconductor device as claimed in claim 1, wherein said sidewall layer is made of the same material as said first gate electrode.
- 8. The semiconductor device as claimed in claim 7, wherein said sidewall layer is made of polysilicon.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-58919 |
Mar 1990 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/666,736, filed Mar. 8, 1991, now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0123384 |
Oct 1984 |
EPX |
0218408 |
Apr 1987 |
EPX |
57-107067 |
Jul 1982 |
JPX |
110761 |
Apr 1989 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Mizuno et al., "Si.sub.3 N.sub.4 /SiO.sub.2 Spacer Induced High Reliability in LDDMOSFET and Its Simple Degradation Model", IEDM 88, 1988 pp. 234-237. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
666736 |
Mar 1991 |
|