Claims
- 1. A method of fabricating semiconductor device, comprising:
forming a plurality of pad patterns on a semiconductor substrate; etching the semiconductor substrate using the plurality of pad patterns as etching masks to form a trench region defining at least one first active region and at least one second active region; forming an insulating layer pattern filling the trench region; selectively removing the pad pattern on the first active region to expose the first active region; forming a first gate insulating layer having a bottom surface which is lower than the top surface of the second active region at a surface of the first active region; removing the pad pattern on the second active region to selectively expose the second active region; and forming a second gate insulating layer having a thickness which is thinner than that of the first gate insulating layer and having a top surface which is higher than the bottom surface of the first gate insulating layer.
- 2. The method of claim 1, wherein the first gate insulating layer is formed by thermally oxidizing the surface of the exposed first active region.
- 3. The method of claim 1, wherein the step of forming the first gate insulating layer comprises:
thermally oxidizing the surface of the first active region to form a thermal oxide layer having a first thickness; and wet-etching the thermal oxide layer having the first thickness to form a thermal oxide layer having a second thickness which is less than the first thickness.
- 4. The method of claim 1, wherein the second gate insulating layer is formed by thermally oxidizing the surface of the exposed second active region.
- 5. The method of claim 1, further comprising:
forming a first gate pattern crossing over the first active region on a predetermined region of the first gate insulating layer; and forming a second gate pattern crossing over the second active region on a predetermined region of the second gate insulating layer.
- 6. The method of claim 5, wherein the steps of forming the first and second gate patterns comprise:
sequentially forming a first conductive layer, an inter-gate dielectric layer and a second conductive layer on an entire surface of the resultant structure where the first and second gate insulating layers are formed; and successively patterning the second conductive layer, the inter-gate dielectric layer and the first conductive layer, to thereby form a first gate electrode, a first inter-gate dielectric layer and a first dummy gate electrode which are sequentially stacked on a predetermined region of the first gate insulating layer and concurrently form a second gate electrode, a second inter-gate dielectric layer and a second dummy gate electrode which are sequentially stacked on a predetermined region of the second gate insulating layer.
- 7. The method of claim 5, wherein the steps of forming the first and second gate patterns comprise:
forming a first conductive layer on an entire surface of the resultant structure where the first and second gate insulating layers are formed; patterning the first conductive layer to form a first conductive layer pattern exposing the insulating layer pattern adjacent to the second active region; sequentially forming an inter-gate dielectric layer and a second conductive layer on an entire surface of the resultant structure where the first conductive layer pattern is formed; and successively patterning the second conductive layer, the inter-gate dielectric layer and the first conductive layer pattern, to thereby form a first gate electrode, a first inter-gate dielectric layer and a first dummy gate electrode which are sequentially stacked on a predetermined region of the first gate insulating layer and concurrently form a floating gate, a second inter-gate dielectric layer and a control gate electrode which are sequentially stacked on a predetermined region of the second gate insulating layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
99-61929 |
Dec 1999 |
KR |
|
RELATED APPLICATIONS
[0001] This application is a divisional of copending U.S. application Ser. No. 09/679,669, filed on Oct. 5, 2000, the contents of which are incorporated herein in their entirety by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09679669 |
Oct 2000 |
US |
Child |
10131010 |
Apr 2002 |
US |