Claims
- 1. A semiconductor memory comprising:
a plurality of memory mats each formed with a plurality of word lines, a plurality of bit lines, a spare bit line, and a plurality of memory cells, wherein, at a memory access, one of said plurality of memory mats is selected and one of said plurality of word lines in the selected memory mat is activated; a plurality of bit line selection lines coupled to said plurality of memory mats, wherein respective ones of the plurality of bit lines in said plurality of memory mats are selected when one of said plurality of bit line selection lines is activated; a spare bit line selection line coupled to said plurality of memory mats, wherein the respective spare bit lines in said plurality of memory mats are selected when said spare bit line selection line is activated; and a pair of comparison circuits each formed with memory means and an output coupled to said spare bit line selection line, the memory means of one of said pair of comparison circuits being stored with a first defect information indicative of one of the bit line selection lines associated with a first defect and indicative of one of said plurality of memory mats associated with said first defect, the memory means of another of said pair of comparison circuits being stored with a second defect information indicative of one of the bit line selection lines associated with a second defect and indicative of one of said plurality of memory mats associated with said second defect, wherein each of said pair of comparison circuits compares the defect information with input signals including address signals indicative of selections of the memory mats and indicative of selections of the bit line selection lines.
- 2. The semiconductor memory according to claim 1, further comprising an OR circuit having inputs coupled to outputs of said pair of comparison circuits and an output coupled to said spare bit line selection line.
- 3. A semiconductor memory comprising:
a plurality of memory mats each formed with a plurality of word lines, a plurality of bit lines, a spare bit line, and a plurality of memory cells, wherein, at a memory access, one of said plurality of memory mats is selected and one of said plurality of word lines in the selected memory mat is activated; a plurality of bit line selection lines coupled to said plurality of memory mats, wherein respective ones of the plurality of bit lines in said plurality of memory mats are selected when one of said plurality of bit line selection lines is activated; a spare bit line selection line coupled to said plurality of memory mats, wherein the respective spare bit lines in said plurality of memory mats are selected when said spare bit line selection line is activated; and a first comparison circuit and a second comparison circuit each formed with memory means and an output coupled to said spare bit line selection line, the memory means of said first comparison circuit being stored with a first defect information indicative of one of the bit line selection lines associated with a first defect and indicative of one of said plurality of memory mats associated with said first defect, the memory means of said second comparison circuit being stored with a second defect information indicative of one of the bit line selection lines associated with a second defect and indicative of one of said plurality of memory mats associated with said second defect, wherein said first comparison circuit compares the first defect information, and said second comparison circuit compares the second defect information, respectively with input signals including address signals indicative of selections of the memory mats and indicative of selections of the bit line selection lines.
- 4. A semiconductor memory comprising:
a plurality of memory mats each formed with word lines, bit lines, a spare bit line, and memory cells, wherein, at a memory access, one of said memory mats is selected and one of said word lines in the selected memory mat is activated; a plurality of bit line selection lines coupled to said memory mats, wherein respective ones of the bit lines in said plurality of memory mats are selected when one of said plurality of bit line selection lines is activated; a spare bit line selection line coupled to said plurality of memory mats, wherein the respective spare bit lines in said plurality of memory mats are selected when said spare bit line selection line is activated; and comparison means having an output coupled to said spare bit line selection line and formed with memory means stored with first and second defect information, wherein said first defect information is indicative of one of the bit line selection lines associated with a first defect and indicative of one of said plurality of memory mats associated with said first defect, wherein said second defect information is indicative of one of the bit line selection lines associated with a second defect and indicative of one of said plurality of memory mats associated with said second defect, wherein said comparison means compares said first and second defect information with address signals indicative of selections of the memory mats and indicative of selections of the bit line selection lines included in input signals supplied to the comparison means.
- 5. A semiconductor memory comprising:
a plurality of memory mats each formed with word lines, bit lines, a spare bit line, and memory cells, wherein, at a memory access, one of said memory mats is selected and one of said word lines in the selected memory mat is activated; a plurality of bit line selection lines coupled to said memory mats, wherein respective ones of the bit lines in said plurality of memory mats are selected when one of said plurality of bit line selection lines is activated; a spare bit line selection line coupled to said plurality of memory mats, wherein the respective spare bit lines in said plurality of memory mats are selected when said spare bit line selection line is activated; and comparison means having an output coupled to said spare bit line selection line and formed with memory means stored with defect information indicative of ones of the bit line selection lines associated with defects and indicative of ones of said memory mats associated with the defects, respectively, said comparison means being configured so as to compare said defect information with address signals indicative of selections of the memory mats and indicative of selections of the bit line selection lines included in input signals supplied to the comparison means wherein said spare bit line selection line is activated when the defect information agrees with said address signals.
- 6. A semiconductor memory comprising:
a plurality of memory mats each having a plurality of word lines, a plurality of bit lines, a spare bit line, and a plurality of memory cells, wherein, at a memory access, one of said plurality of memory mats is selected and one of said plurality of word lines is activated; a plurality of bit line selection lines, each coupled to respective ones of the plurality of bit lines of said plurality of memory mats; a spare bit line selection line coupled to the spare bit lines of said plurality of memory mats; and a comparison circuit having an output coupled to said spare bit line selection line, and memory means stored with a first information indicative of one of said plurality of bit line selection lines which is associated with a defect and a second information indicative of one of said plurality of memory mats which is associated with the defect, wherein said comparison circuit compares said first and second information with input signals including address signals indicative of one of said plurality of bit line selection lines and indicative of one of said plurality of memory mats.
- 7. A semiconductor memory comprising:
a plurality of memory mats, each having word lines, bit lines, a spare bit line, and memory cells, wherein, at a memory access, one of said plurality of memory mats is selected and one of said word lines is activated; a plurality of bit line selection lines, each coupled to respective ones of the bit lines of said plurality of memory mats; a spare bit line selection line coupled to the spare bit lines of said plurality of memory mats; and redundancy control means coupled to said spare bit line selection line and formed with memory means and comparison means, said memory means being stored with a first information indicative of one of said plurality of bit line selection lines associated with a defect and a second information indicative of one of said plurality of memory mats associated with said defect, said comparison means comparing said first and second information with input signals including address signals indicative of one of said plurality of bit line selection lines and indicative of one of said plurality of memory mats, wherein said spare bit line selection line is activated when said first and second information agrees with said address signals.
- 8. A semiconductor memory comprising:
a plurality of memory mats each having word lines, bit lines, a spare bit line, and memory cells, wherein, at a memory access, one of said plurality of memory mats is selected and one of said word lines is activated; a plurality of bit line selection lines, each coupled to respective ones of the plurality of bit lines of said plurality of memory mats; redundancy control means formed with memory means and comparison means, said memory means being stored with first information indicative of one of said plurality of bit line selection lines associated with a defect and second information indicative of one of said plurality of memory mats associated with said defect, said comparison means being configured so as to compare said first and second information with input signals including address signals indicative of one of said plurality of bit line selection lines and indicative of one of said plurality of memory mats; and a spare bit line selection line coupled to the spare bit lines of said plurality of memory mats, supplied with an output of said redundancy control means and configured so as to be activated in response to the output of said redundancy control means when said first and second information agrees with said address signals.
- 9. A semiconductor memory comprising:
a plurality of memory mats each having word lines, bit lines, a spare bit line, and memory cells, wherein, at a memory access, one of said plurality of memory mats is selected and one of said word lines is activated; a plurality of bit line selection lines, each coupled to respective ones of the plurality of bit lines of said plurality of memory mats; a spare bit line selection line coupled to the spare bit lines of said plurality of memory mats; and redundancy control means formed with: memory means stored with defect information indicative of one of said plurality of bit line selection lines associated with a defect as well as one of said plurality of memory mats associated with the defect; comparison means supplied with address signals indicative of said plurality of bit line selection lines as well as indicative of said plurality of memory mats and configured so as to compare said defect information with the supplied address signals; and an output node coupled to said spare bit line selection line wherein said spare bit line selection line is activated in response to a comparison result of said comparison means when ones of the address signals agree with said defect information.
- 10. A semiconductor memory comprising:
a plurality of memory mats each having a plurality of word lines, a plurality of bit lines, a spare bit line, and a plurality of memory cells, wherein, at a memory access, one of said plurality of memory mats is selected and one of said plurality of word lines of the selected memory mat is activated; a plurality of bit line selection lines each coupled to ones of the plurality of bit lines of said plurality of memory mats; a spare bit line selection line coupled to the spare bit lines of said plurality of memory mats; and a redundancy circuit having an output coupled to said spare bit line selection line and programmed to respond to a first defect mode associated with a defect in one of said plurality of memory mats so as to activate said spare bit line selection line depending on an access to said one of said plurality of memory mats and to respond to a second defect mode associated with a defect related to one of said plurality of bit line selection lines so as to activate said spare bit line selection line depending on an access of any one of said plurality of memory mats.
- 11. A semiconductor memory comprising:
a plurality of memory mats each having word lines, bit lines, a spare bit line, and memory cells, wherein, at a memory access, one of said plurality of memory mats is selected and one of said word lines of the selected memory mat is activated; a plurality of bit line selection lines each coupled to ones of the bit lines of said plurality of memory mats; a spare bit line selection line coupled to the spare bit lines of said plurality of memory mats; and redundancy control means having an output coupled to said spare bit line selection line and programmed so as to activate said spare bit line selection line in response to a first defect mode associated with a defect in one of said plurality of memory mats depending upon an access to said one of said plurality of memory mats and in response to a second defect mode associated with a defect related to one of said plurality of bit line selection lines depending upon an access of any one of said plurality of memory mats.
- 12. A method for manufacturing a memory device comprising the steps of:
(a) preparing a semiconductor chip formed with a plurality of memory mats each having a plurality of word lines, a plurality of bit lines, a spare bit line, and a plurality of memory cells, a plurality of bit line selection lines coupled to said plurality of memory mats, a spare bit line selection line coupled to said plurality of memory mats, and a redundancy circuit having a pair of comparison circuits and programmable memory means, wherein, at a memory access, one of said plurality of memory mats is selected and one of said plurality of word lines in the selected memory mat is activated, wherein respective ones of the plurality of bit lines in said plurality of memory mats are selected when one of said plurality of bit line selection lines is activated, wherein the respective spare bit lines in said plurality of memory mats are selected when said spare bit line selection line is activated, wherein each of said pair of comparison circuits is configured so that its output is coupled to said spare bit line selection line, and so that information stored in said memory means is compared with input signals including address signals indicative of selections of memory mats and address signals indicative of selections of bit line selection lines in operation of the memory device; and (b) programming said programmable memory means, when a defect is found on said semiconductor chip, so as to store defect information indicative of one of the bit line selection lines associated with the defect and indicative of one of the plurality of memory mats associated with the defect thereby to activate said redundancy circuit in operation of the memory device.
- 13. A method of claim 12, wherein said memory means comprises a programmable fuse and said step (b) comprises the step of cutting off the fuse correspondingly to the defect found on said semiconductor chip.
- 14. A method for manufacturing a memory device comprising the steps of:
(a) preparing a semiconductor chip formed with a plurality of memory mats each having word lines, bit lines, a spare bit line and memory cells, a plurality of bit line selection lines coupled to said plurality of memory mats, a spare bit line selection line coupled to said plurality of memory mats, and redundancy control means having first and second comparison means and programmable means, wherein, at a memory access, one of said plurality of memory mats is selected and one of said word lines in the selected memory mat is activated, wherein respective ones of said bit lines in said plurality of memory mats are selected when one of said plurality of bit line selection lines is activated, wherein the respective spare bit lines in said plurality of memory mats are selected when said spare bit line selection line is activated, wherein each of said comparison means is configured so that its output is coupled to said spare bit line selection line, and so that information stored in said memory means is compared with input signals including address signals indicative of selections of memory mats and address signals indicative of selections of bit selection lines in operation of the memory device; and (b) programming said programmable means, when a defect is found on said semiconductor chip, so as to store defect information indicative of one of the bit line selection lines associated with the defect and indicative of one of the plurality of memory mats associated with the defect thereby to activate said redundancy control means in operation of the memory device.
- 15. A method for manufacturing a semiconductor device comprising the steps of:
(a) preparing a semiconductor chip formed with a plurality of memory mats each having word lines, bit lines, a spare bit line and memory cells, a plurality of bit line selection lines coupled to said plurality of memory mats, a spare bit line selection line coupled to said plurality of memory mats, and redundancy control means having an output coupled to said spare bit line selection line and formed with comparison means and programmable means, wherein, at a memory access, one of said plurality of memory mats is selected and one of said word lines in the selected memory mat is activated, wherein respective ones of said bit lines in said plurality of memory mats are selected when one of said plurality of bit line selection lines is activated, wherein the respective spare bit lines in said plurality of memory mats are selected when said spare bit line selection line is activated, wherein said comparison means is configured so that information stored in said memory means is compared with address signals indicative of selections of memory mats and address signals indicative of selections of bit selection lines in operation of the semiconductor device; and (b) programming said programmable means, when a defect is detected with respect to said semiconductor chip, so as to store defect information indicative of one of the bit line selection lines associated with the defect and indicative of one of the plurality of memory mats associated with the defect thereby to activate said redundancy control means in operation of the semiconductor device.
- 16. A method for manufacturing a memory device comprising the steps of:
(a) preparing a semiconductor chip comprising memory mats each formed with word lines, bit lines, a spare bit line, and memory cells, bit line selection lines coupled to said memory mats, a spare bit line selection line coupled to said memory mats, and a pair of comparison circuits each formed with memory means and an output coupled to said spare bit line selection line, wherein said semiconductor chip is configured so that, at a memory access, one of said memory mats is selected and one of said word lines in the selected memory mat is activated, so that respective ones of the bit lines in said memory mats are selected when one of said bit line selection lines is activated, so that the respective spare bit lines in said memory mats are selected when said spare bit line selection line is activated, so that an information stored to said memory means is compared with supplied signals including address signals indicative of selections of memory mats and bit selection lines; and (b) programming said memory means in accordance with a defect found on said semiconductor chip, so as to store a defect information indicative of ones associated with the defect of the bit line selection lines and of the memory mats thereby to activate said spare bit line selection line in operation of the memory device.
- 17. A method of claim 16, wherein said memory means comprises a programmable fuse and said step (b) comprises the step of cutting off the fuse correspondingly to the defect found on said semiconductor chip.
- 18. A method for manufacturing a semiconductor device comprising the steps of:
(a) preparing a semiconductor chip comprising memory mats each formed with word lines, bit lines, a spare bit line, and memory cells, bit line selection lines coupled to said memory mats, a spare bit line selection line coupled to said memory mats, and redundancy control means formed with comparison means, memory means and an output node coupled to said spare bit line selection line, wherein said semiconductor chip is configured so that, at a memory access in operation of the semiconductor device, one of said memory mats is selected and one of said word lines in the selected memory mat is activated, so that respective ones of the bit lines in said memory mats are selected when one of said bit line selection lines is activated, so that the respective spare bit lines in said memory mats are selected when said spare bit line selection line is activated, so that information stored in said memory means is compared with supplied address signals indicative of selections of memory mats and bit selection lines; and (b) programming said memory means in accordance with a defect found on said semiconductor chip, so as to store a defect information indicative of ones associated with the defect of the bit line selection lines and of the memory mats thereby to activate said spare bit line selection line in operation of the memory device.
- 19. A method for manufacturing a memory device comprising the steps of:
(a) preparing a semiconductor chip formed with: memory mats each having word lines, bit lines, a spare bit line and memory cells, wherein, at a memory access, one of said memory mats is selected and one of said word lines is activated; bit line selection lines each coupled to respective ones of said bit lines of said memory mats; a spare bit line selection line coupled to said spare bit lines; and a comparison circuit having an output coupled to said spare bit line selection line and memory means and configured so as to compare information with input signals including address signals indicative of one of said bit line selection lines and indicative of one of said memory mats; and (b) programming said memory means in accordance with a defect found on said semiconductor chip so as to store a first defect information indicative of one of the bit line selection lines associated with said defect and a second defect information indicative of one of the memory mats associated with said defect thereby to activate said spare bit line selection line in operation of the memory device.
- 20. A method of claim 19, wherein said memory means comprises a programmable fuse and said step (b) comprises the step of cutting off the fuse correspondingly to said defect.
- 21. A method for manufacturing a memory device comprising the steps of:
(a) preparing a semiconductor chip formed with: memory mats each having word lines, bit lines, a spare bit line and memory cells, wherein, at a memory access, one of said memory mats is selected and one of said word lines of the selected memory mat is activated; bit line selection lines each coupled to ones of the bit lines of said memory mats; a spare bit line selection line coupled to the spare bit lines of said memory mats; and a redundancy circuit having an output coupled to said spare bit line selection line and programmable means; and (b) programming said programmable means, when a first defect exists in one of said memory mats, so that said redundant circuit responds to a first defect mode associated with said first defect so as to activate said spare bit line selection line depending on an access to said one of memory mats, so that, when a second defect exists in connection with one of said plurality of bit line selection lines, to respond to a second defect mode associated with said second defect so as to activate said spare bit line selection line depending on an access of any one of memory mats.
Priority Claims (2)
Number |
Date |
Country |
Kind |
63-252028 |
Oct 1988 |
JP |
|
63-275375 |
Oct 1988 |
JP |
|
Parent Case Info
[0001] This application is a continuation of Application Ser. No. 10/401,975, filed Mar. 31, 2003, which is a continuation of Application Ser. No. 09/992,001, filed Nov. 26, 2001, now U.S. Pat. No. 6,577,544; which, in turn, is a continuation of Application Ser. No. 09/633,271, filed Aug. 4, 2000, now U.S. Pat. No. 6,337,817; which, in turn, is a continuation of U.S. patent application Ser. No. 09/363,000, filed Jul. 30, 1999, now U.S. Pat. No. 6,104,647; which, in turn, is a continuation of application Ser. No. 09/144,258, filed Aug. 31, 1998, now U.S. Pat. No. 5,966,336; which, in turn, is a continuation of application Ser. No. 08/825,605, filed Mar. 31, 1997, now U.S. Pat. No. 5,815,448; which, in turn, is a continuation of application Ser. No. 08/535,574, filed Sep. 27, 1995, now U.S. Pat. No. 5,617,365; which, in turn, is a continuation of application Ser. No. 08/155,848, filed Nov. 23, 1993, now abandoned; which, in turn, is a divisional of application Ser. No. 07/818,434, filed Dec. 27, 1991, now U.S. Pat. No. 5,265,055; and which, in turn, is a continuation of application Ser. No. 07/419,399, filed Oct. 10, 1989, now abandoned; and the entire disclosures of all of which are hereby incorporated by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
07818434 |
Dec 1991 |
US |
Child |
08155848 |
Nov 1993 |
US |
Continuations (9)
|
Number |
Date |
Country |
Parent |
10401975 |
Mar 2003 |
US |
Child |
10813240 |
Mar 2004 |
US |
Parent |
09992001 |
Nov 2001 |
US |
Child |
10401975 |
Mar 2003 |
US |
Parent |
09633271 |
Aug 2000 |
US |
Child |
09992001 |
Nov 2001 |
US |
Parent |
09363000 |
Jul 1999 |
US |
Child |
09633271 |
Aug 2000 |
US |
Parent |
09144258 |
Aug 1998 |
US |
Child |
09363000 |
Jul 1999 |
US |
Parent |
08825605 |
Mar 1997 |
US |
Child |
09144258 |
Aug 1998 |
US |
Parent |
08535574 |
Sep 1995 |
US |
Child |
08825605 |
Mar 1997 |
US |
Parent |
08155848 |
Nov 1993 |
US |
Child |
08535574 |
Sep 1995 |
US |
Parent |
07419399 |
Oct 1989 |
US |
Child |
07818434 |
Dec 1991 |
US |