"An Experimental 1-Mbit BiCMOS DRAM", Kitsukawa et al., IEEE Journal of Solid-State Circuits, vol. SC-22, No. 5, Oct. 1987, pp. 657-662. |
"A 0.5 .mu.m Isolation Technology Using Advanced Poly Silicon Pad LOCOS (Appl)," IEDM '88, pp. 100-103. |
"An Advanced Half-Micrometer CMOS Device with Self-Aligned Retrograde Twin-Wells and Buried P.sup.+ Layer," VLSI Symposium, 1989. |
"A New Twin-Well CMOS Process Using Nitridized-Oxide-LOCOS (NOLOCOS) Isolation Technology," IEEE Electron Device Letters, vol. 10, No. 7, Jul., 1989, pp. 307-309. |