This application is based upon and claims the benefit of priority from Japanese patent application No. 2006-303558, the disclosure of which is incorporated herein in its entirety by reference.
(a) Field of the Invention
The present invention relates to a semiconductor device including a MISFET having divided substrate regions and, more particularly, to a technique for manufacturing a MISFET having a reduced junction capacitance across the p-n junction of the source/drain regions.
(b) Description of the Related Art
Semiconductor devices including MISFETs formed on a silicon substrate are the mainstream of the current semiconductor devices.
The source/drain regions 16 and 17 are connected to respective overlying interconnection layers via contact plugs 18 and 19, respectively. A p-n junction is formed between each of the n-type source/drain regions 16 and 17 and the surrounding area including a channel region 15, which underlies the gate electrode 12 and is located between the source region 16 and the drain region 17. The p-n junction involves a junction capacitance which prevents a high operational speed of the MOSFET. Thus, it is essential to reduce the junction capacitance for enhancing the operational speed of the MOSFET.
As depicted in
A1=(W1×L1+W1D1)×2=(L1+D1)×W1×2.
There are some publications that may be considered to relate to the technique of the present embodiment, including Patent Publications JP-1997-74205A, -1998-65164A and -2004-6731A.
Employment of a smaller width W1 for the source/drain regions may have the following disadvantages:
(1) The resistance of the source/drain regions increases with a decrease in the width. For example, if the width is reduced from W1 to W2, as depicted in
(2) The contact area of the source/drain regions is reduced, whereby the number of contact plugs provided for the source/drain regions is reduced due to the restriction by the narrow top surface of the source/drain regions. The reduced number of contact plugs reduces the ON current of the MISFET and degrades the response characteristic thereof as well.
There is a demand for a technique of reducing the width of the source/drain diffused regions while suppressing the increase of the ON resistance and contact resistance of the MISFET.
In view of the above, it is an object of the present invention to provide a semiconductor device including a MISFET having a reduced area for the p-n junction while suppressing an increase in the ON resistance and contact resistance of the MISFET, and to thereby to provide a MISFET having an increased operational speed.
The present invention provides a semiconductor device including: a semiconductor substrate; and a metal-insulator-semiconductor field-effect transistor (MISFET) including source and drain regions and a channel region in a device area of the semiconductor substrate, at least one of the source and drain regions including: a plurality of divided substrate regions formed in the semiconductor substrate and isolated from one another by at least one intervening insulation film; and a semiconductor layer formed on the divided substrate regions and the intervening insulation film to electrically couple together the divided substrate regions.
The present invention also provides a method for manufacturing a semiconductor device including: forming an isolation region in a semiconductor substrate to divide the semiconductor substrate into a plurality of device areas; forming at least one intervening insulation film in the device area to isolate the device area into a plurality of divided substrate regions; depositing a semiconductor layer on the intervening insulation film and the divided substrate regions; implanting impurities into the semiconductor layer and at least a top portion of the divided substrate regions to form therefrom source and drain regions and a channel region in the device area; and forming a gate electrode in association with the source and drain regions and the channel region to configure a metal-insulator-semiconductor field-effect-transistor (MISFET).
The above and other objects, features and advantages of the present invention will be more apparent from the following description, referring to the accompanying drawings.
Now, an exemplary embodiment of the present invention will be described with reference to accompanying drawings, wherein similar constituent elements are designated by similar reference numerals throughout the drawings.
The divided diffused regions 21a have a shape of rectangular plate and are divided from one another by an intervening insulation film 23 interposed between adjacent two of the divided diffused regions. Each divided diffused region 21a is formed in a corresponding one of a plurality of divided substrate regions formed in the device area 11 of the silicon substrate 10. The selectively-grown silicon layer 22 has a length and a width slightly larger than the length and width, respectively, of the device area 11. A channel region 15 of the MISFET underlies a gate electrode 12 and is located between the source region 16 and the drain region 17.
In
Back to
Each of the source/drain regions 16, 17 and channel region 15 is configured by a portion of the selectively-grown silicon layer 22 and a top portion of the divided substrate regions 21. For example, as shown in
The total area A2 of the p-n junction of the source/drain regions of the MISFET is the sum of the bottom area and the side area and thus expressed by:
A2=W3×L1×N)+(W1×D1)×2,
where N, W3, L1 and D1 are the number of the divided diffused regions, width of the divided diffused regions, length of the source/drain regions in the extending direction of the channel region, and depth of the source/drain regions or channel region, respectively.
Accordingly, the difference between the area A1 of the p-n junction in the conventional source/drain regions and the area A2 of the p-n junction in the inventive source/drain regions is expressed by:
In the above formula, (W1−W3×N) is equivalent to the sum of the intervals W4 between the divided diffused regions 21a, which is equal to W4×(N−1). In the present embodiment the significant difference between W1 and W3 allows a suitable selection of the depth D1 of the source/drain regions 16, 17 to reduce the area of the p-n junction, thereby reducing the junction capacitance. The reduction in the coupling capacitance of the p-n junction is achieved by selecting the depth D1 of the source/drain regions 21a to be significantly larger than the thickness of the selectively-grown silicon layer 22, and thus forming the divided diffused regions 21a from at least a part of the divided substrate regions 21.
In the present embodiment, the width W5 of the selectively-grown silicon layer 22 may be equal to or slightly larger than the width of the device area 11, which is equal to the width W1 of the conventional source/drain regions. This suppresses an increase in the resistance of the source/drain regions. Accordingly, the area of top surface of the source/drain regions is equivalent to or larger than the area of top surface of the conventional source/drain regions. This prevents a reduction in the number of contact plugs to be formed on the source/drain regions. Thus, the MISFET in the present embodiment is superior in the ON current and contact resistance to the comparative example of MISFET having a smaller width for the source/drain regions, to thereby suppress degradation of the response characteristic of the MISFET.
In accordance with the above embodiment since the source/drain regions include a plurality of divided diffused regions isolated by the intervening insulation film and electrically coupled by an overlying silicon layer doped with impurities, the total area of the p-n junction involved with the source/drain regions can be reduced compared to the case where the source/drain regions were not divided by the intervening insulation film. The reduction of the total area of the p-n junction reduces the coupling capacitance across the p-n junction, to thereby increase the operational speed of the MISFET. In addition, since the area of the top surface of the source/drain regions is not reduced, the umber of contact plugs to be formed on the source/drain regions is not reduced.
The division of the diffused region may be performed in the direction normal to the extending direction of the channel region as in the above embodiment, or may be parallel thereto. Division in the direction normal to the extending direction is preferable, because the distribution of the ON current is superior to the case of the divided direction which is parallel to the extending direction. The selectively-grown silicon layer does not require a photoresist film for the deposition step thereof.
Although the Patent Publications as mentioned before describe divided diffused regions, these publications do not describe a semiconductor layer formed on the divided diffused regions to electrically couple together the divided diffused regions.
A process for manufacturing the semiconductor device of the above embodiment will be described hereinafter. First, an etching treatment is conducted on the surface portion of a silicon substrate to form a trench, followed by deposition of a silicon oxide film in the trench to form the STI structure 20 and the intervening insulation film 23. Thus, device areas 11 including therein a plurality of divided substrate regions 21 are obtained in the silicon substrate.
Thereafter, as shown in
In the above embodiment an n-type MISFET is exemplified; however, the present invention may be applied to a p-type MISFET. In this case, a p-type silicon substrate may be used, and the p-type MISFET is formed in an n-type well, for example, formed in the p-type silicon substrate. The STI structure and the intervening insulation films may be formed in separate steps. In this case, the STI structure and intervening insulation films may have different depths.
Although the above embodiment is such that the source/drain regions and corresponding channel region are formed in the common divided substrate regions; however, the channel region may be formed in a single area without division. The silicon layer is formed by a selective growth technique; however, the silicon layer may be formed by another conventional technique. The order of the steps in the process may be modified as desired from the above embodiment of the present invention.
While the invention has been particularly shown and described with reference to exemplary embodiment and modifications thereof the invention is not limited to these embodiment and modifications. It will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined in the claims.
Number | Date | Country | Kind |
---|---|---|---|
2006-303558 | Nov 2006 | JP | national |