Claims
- 1. A semiconductor device comprising:
a first circuit for initializing a predetermined circuit in accordance with the level of a power source voltage; a second circuit for controlling the output from said first circuit by activation or deactivation; and an activation control circuit for activating or deactivating said second circuit in accordance with external input.
- 2. The system comprising a plurality of semiconductor devices defined in claim 1,
wherein in each of said semiconductor devices, said control circuit controls activation or deactivation of said second circuit.
- 3. The semiconductor device wherein an electric card is equipped with a semiconductor device defined in claim 1.
- 4. An electric device comprising:
a card interface; a card slot connected to said card interface; and an electric card electrically connectable to said card slot, wherein said electric card is equipped with a semiconductor device defined in claim 1.
- 5. A nonvolatile semiconductor memory comprising:
a fuse data storage for storing fuse data including replacement data for replacing a first area with a second area in a memory cell array; a fuse data read unit for reading out the fuse data from said fuse data storage; a read control circuit which, when activated, outputs a control signal for reading out the fuse data to said fuse data read unit; and an activation control circuit for activating or deactivating said read control circuit in accordance with external input.
- 6. The system comprising a plurality of nonvolatile semiconductor memories defined in claim 5,
wherein in each of said nonvolatile semiconductor memories, said control circuit controls activation or deactivation of said read control circuit.
- 7. The semiconductor device wherein an electric card is equipped with a nonvolatile semiconductor memory defined in claim 5.
- 8. An electric device comprising:
a card interface; a card slot connected to said card interface; and an electric card electrically connectable to said card slot, wherein said electric card is equipped with a nonvolatile semiconductor memory defined in claim 5.
- 9. The device according to claim 8, wherein said electric device is a digital still camera.
- 10. The device according to claim 8, wherein said electric device is a video camera.
- 11. The device according to claim 8, wherein said electric device is a television set.
- 12. The device according to claim 8, wherein said electric device is an audio apparatus.
- 13. The device according to claim 8, wherein said electric device is a game apparatus.
- 14. The device according to claim 8, wherein said electric device is an electric musical instrument.
- 15. The device according to claim 8, wherein said electric device is a cell phone.
- 16. The device according to claim 8, wherein said electric device is a personal computer.
- 17. The device according to claim 8, wherein said electric device is a personal digital assistant.
- 18. The device according to claim 8, wherein said electric device is a voice recorder.
- 19. The device according to claim 8, wherein said electric device is a PC card.
- 20. The memory according to claim 5, wherein
said activation control circuit further comprises a pad connected to said activation control circuit, and the external input is performed by application of a voltage to said pad.
- 21. The memory according to claim 5, wherein the external input is performed by inputting a predetermined command to said activation control circuit.
- 22. The memory according to claim 20, wherein said activation control circuit further comprises:
a power-on reset circuit for outputting a power-on reset signal when a voltage reaches a predetermined level after the power source is turned on; and an activation determining circuit which, if the voltage input to said pad is at a first level, activates said read control circuit to output the control signal when the power-on reset signal is output, and, if the voltage input to said pad is at a second level, deactivates said read control circuit so as not to output the control signal even when the power-on reset signal is output.
- 23. The memory according to claim 21, wherein said activation control circuit further comprises:
a power-on reset circuit for outputting a power-on reset signal when a voltage reaches a predetermined level after the power source is turned on; and an activation determining circuit which, while the predetermined command is not input, deactivates said read control circuit regardless of whether the power-on reset signal is output, and, if the predetermined command is input, activates said read control circuit to output the control signal.
- 24. The memory according to claim 5, wherein said activation control circuit further comprises:
a pad connected to said activation control circuit; a power-on reset circuit for outputting a power-on reset signal when a voltage reaches a predetermined level after the power source is turned on; a first activation circuit which, if the voltage input to said pad is at a first level, outputs a first activation signal when the power-on reset signal is output, and, if the voltage input to said pad is at a second level, does not output the first activation signal even when the power-on reset signal is output; a second activation circuit which outputs a second activation signal when a predetermined command is input, and, while the predetermined command is not input, does not output the second activation signal regardless of whether the power-on reset signal is output; and an activation determining circuit which, if at least one of the first and second activation signals is output, activates said read control circuit to output the control signal.
- 25. The memory according to claim 5, wherein said activation control circuit further comprises:
a power-on reset circuit for outputting a power-on reset signal when a voltage reaches a predetermined level after the power source is turned on; a first activation circuit which outputs a first activation signal when the power-on reset signal is output; a second activation circuit which outputs a second activation signal when a predetermined command is input, and, while the predetermined command is not input, does not output the second activation signal regardless of whether the power-on reset signal is output; and an activation determining circuit which, if at least one of the first and second activation signals is output, activates said read control circuit to output the control signal.
- 26. The memory according to claim 25, wherein even after one of the first and second activation signals is output and said read control circuit is activated to output the control signal, said activation determining circuit activates said read control circuit again to output the control signal if one of the first and second activation signals is output.
- 27. A semiconductor device comprising:
an initialization control circuit for outputting an initialization signal for initializing a predetermined circuit; a first power-on reset circuit for outputting a first power-on reset signal when a power source voltage exceeds a first level; and a second power-on reset circuit for outputting a second power-on reset signal when the power source voltage exceeds a second level higher than the first level, wherein said initialization control circuit outputs the initialization signal when the second power-on reset signal is output after the power source is turned on, and, even if this second power-on reset signal is output again thereafter, does not output the initialization signal unless the first power-on reset signal is output again.
- 28. A nonvolatile semiconductor memory comprising:
a fuse data storage for storing fuse data including replacement data for replacing a first area with a second area in a memory cell array; a fuse data read unit for reading out the fuse data from said fuse data storage; a read control circuit which, when activated, outputs a control signal for reading out the fuse data to said fuse data read unit; and an activation control circuit for controlling activation or deactivation of said read control circuit, wherein if a predetermined command is input for the first time, said activation control circuit interprets that this command is a command for reading out the fuse data, and activates said read control circuit, and, if the predetermined command is input for the second time or thereafter, said activation control circuit interprets that this command is not a command for reading out the fuse data, and deactivates said read control circuit.
- 29. A system comprising a plurality of nonvolatile semiconductor memories defined in claim 28, wherein in each of said nonvolatile semiconductor memories, said activation control circuit controls activation or deactivation of said read control circuit.
- 30. A semiconductor device wherein an electric card is equipped with a nonvolatile semiconductor memory defined in claim 28.
- 31. An electric device comprising:
a card interface; a card slot connected to said card interface; and an electric card electrically connectable to said card slot, wherein said electric card is equipped with a nonvolatile semiconductor memory defined in claim 28.
- 32. The device according to claim 31, wherein said electric device is a digital still camera.
- 33. The device according to claim 31, wherein said electric device is a video camera.
- 34. The device according to claim 31, wherein said electric device is a television set.
- 35. The device according to claim 31, wherein said electric device is an audio apparatus.
- 36. The device according to claim 31, wherein said electric device is a game apparatus.
- 37. The device according to claim 31, wherein said electric device is an electric musical instrument.
- 38. The device according to claim 31, wherein said electric device is a cell phone.
- 39. The device according to claim 31, wherein said electric device is a personal computer.
- 40. The device according to claim 31, wherein said electric device is a personal digital assistant.
- 41. The device according to claim 31, wherein said electric device is a voice recorder.
- 42. The device according to claim 31, wherein said electric device is a PC card.
- 43. A memory according to claim 28, wherein said activation control circuit comprises:
a first command buffer for holding and outputting the input predetermined command when receiving a first command selection signal; a second command buffer for holding and outputting the input predetermined command when receiving a second command selection signal; and a command buffer selector for outputting the first command buffer selection signal while the predetermined command is not output from said first command buffer, and outputting the second command buffer selection signal after the predetermined command is output from said first command buffer, activates said read control circuit if the predetermined command is output from said first command buffer, and deactivates said read control circuit if the predetermined command is output from said second command buffer.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 2001-386053 |
Dec 2001 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is based upon and claims benefit of priority under 35 USC 119 from the Japanese Patent Application No. 2001-386053, filed on Dec. 19, 2001, the entire contents of which are incorporated herein by reference.