Claims
- 1. A semiconductor device comprising:a memory cell array having the arrangement of a plurality of cores, each of which comprises one block or a set of a plurality of blocks, each block defining a range of memory cells serving as a unit of data erase, each of said memory cells being an electrically rewritable nonvolatile memory cell; a core selecting portion configured to select an optional number of cores from said plurality of cores for writing, erasing or reading data; and a power supply control circuit detecting an internal power supply voltage to hold a transition in the internal power supply voltage at a predetermined level, the power supply control circuit having a plurality of dummy load capacitors selectively connected in accordance with the number of cores selected by the core selecting portion.
- 2. The nonvolatile semiconductor memory device as set forth in claim 1, wherein said power supply control circuit detects an external power supply voltage to generate a detection signal and changes said dummy load capacity, which is to be connected, on the basis of said signal.
- 3. A semiconductor device comprising:a memory cell array having the arrangement of a plurality of cores, each of which comprises one block or a set of a plurality of blocks, each block defining a range of memory cells serving as a unit of data erase, each of said memory cells being an electrically rewritable nonvolatile memory cell; a core selecting portion configured to select an optional number of cores from said plurality of cores for writing, erasing or reading data; and a power supply control circuit detecting an internal power supply voltage to hold a transition in the internal power supply voltage at a predetermined level, the rower supply control circuit having a circuit changing an internal power supply driving capability in accordance with the number of cores selected by the core selection portion.
- 4. The nonvolatile semiconductor memory device as set forth in claim 3, wherein said power supply control circuit detects an external power supply voltage to generate a detection signal and changes said internal power supply driving capability on the basis of said detection signal.
Priority Claims (2)
Number |
Date |
Country |
Kind |
11-129321 |
May 1999 |
JP |
|
2000-65397 |
Mar 2000 |
JP |
|
Parent Case Info
This application is a Divisional of Ser. No. 09/987,981 filed on Nov. 16, 2001 now U.S. Pat. No. 6,512,693; which is a Divisional of U.S. application Ser. No. 09/563,348 filed on May 3, 2000 now U.S. Pat. No. 6,377,502.
US Referenced Citations (8)
Non-Patent Literature Citations (1)
Entry |
Commonly assigned U.S. Appl. Nos. 09/478,057, filed Jan. 5, 2000 and 09/523,729 filed Mar. 18, 1999. |