Claims
- 1. A semiconductor device comprising:
a plurality of memory blocks each having memory cells; a plurality of redundancy units for replacement of defective memory cells in the plurality of memory blocks; and a plurality of storage circuits each configured to store a defective address assigned to a defective memory cell in the plurality of memory blocks, and also store mapping information indicative of a relationship with the redundancy units; wherein the number of the storage circuits is smaller than the number of the redundancy units.
Priority Claims (2)
Number |
Date |
Country |
Kind |
11-108096 |
Apr 1999 |
JP |
|
10-112967 |
Apr 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of prior application Ser. No. 10/348,965, filed Jan. 23, 2003, which is a continuation of prior application Ser. No. 10/310,960, filed Dec. 6, 2002, which is a continuation of prior application Ser. No. 09/953,307, filed Sep. 17, 2001, which is a continuation of prior application Ser. No. 09/739,240, filed Dec. 19, 2000, now U.S. Pat. No. 6,314,032, which is a continuation of prior application Ser. No. 09/296,269, filed Apr. 22, 1999, now U.S. Pat. No. 6,188,618, which claims priority under 35 U.S.C. § 119 to Japanese patent application 11-108096, filed Apr. 15, 1999 and Japanese patent application 10-112967, filed Apr. 23, 1998. The entire disclosures of the prior applications are hereby incorporated by reference herein.
Continuations (5)
|
Number |
Date |
Country |
Parent |
10348965 |
Jan 2003 |
US |
Child |
10810607 |
Mar 2004 |
US |
Parent |
10310960 |
Dec 2002 |
US |
Child |
10348965 |
Jan 2003 |
US |
Parent |
09953307 |
Sep 2001 |
US |
Child |
10310960 |
Dec 2002 |
US |
Parent |
09739240 |
Dec 2000 |
US |
Child |
09953307 |
Sep 2001 |
US |
Parent |
09296269 |
Apr 1999 |
US |
Child |
09739240 |
Dec 2000 |
US |