This application claims foreign priority under 35 U.S.C. §119 to Korean Patent Application No. P2009-0007980 (Atty. Dkt. ID-200810-023-1), filed on Feb. 2, 2009, in the Korean Intellectual Property Office, the disclosure of which is incorporated by reference herein in its entirety.
The present disclosure generally relates to semiconductor manufacturing and lithography methods. More particularly, the present disclosure relates to methods for inducing uniaxial stress by a lattice mismatch in semiconductor devices.
Classical scaling has reached the point of diminishing returns as transistor dimensions continue to decrease. Next node power, performance and density goals may be addressed using process technology.
For increased circuit density, process-induced carrier mobility may be increased to enhance transistor performance. Increased carrier mobility in transistor channels enables higher drive currents. Thus, supply voltages may be reduced to limit power dissipation.
Tensile strain generally increases carrier mobility in negative-channel metal oxide semiconductor (PMOS) devices, while compressive strain generally increases carrier mobility in positive-channel metal oxide semiconductor (NMOS) devices. Highly tensile stress liners for NMOS devices are currently available, and highly compressive stress liners for PMOS devices are under development.
The present disclosure teaches a semiconductor device and method of manufacture for inducing uniaxial stress by a lattice mismatch. Exemplary embodiments are provided.
An exemplary embodiment strained semiconductor device is provided, comprising: a plurality of transistors, each having a gate disposed over a channel region; and elongated stress regions disposed between adjacent channel regions, wherein each of the elongated stress regions has a lower boundary that is deeper towards its ends than towards its center.
A further embodiment device is provided wherein each of the elongated stress regions has a substantially non-concave upper boundary. A further embodiment device is provided wherein each of the elongated stress regions has an upper boundary at least as high as the gate. A further embodiment device is provided wherein the channel regions are positively charged. A further embodiment device is provided wherein each of the plurality of transistors is a Positive channel Field Effect Transistor (PFET). A further embodiment device is provided wherein the stress regions are expansive. A further embodiment device is provided wherein the stress regions exert compressive stress against the channel regions. A further embodiment device is provided wherein the stress regions comprise embedded silicon-germanium (SiGe). A further embodiment device is provided wherein the lower boundary of each elongated stress region is substantially concave.
Another embodiment device is provided, further comprising a substrate region disposed beneath each stress region, wherein the substrate region has an upper boundary that is substantially convex. Yet another embodiment device is provided, further comprising a source/drain (S/D) region disposed beneath each stress region, wherein the S/D region has an upper boundary that is substantially convex.
Another embodiment device is provided, further comprising an etch stop layer (ESL) disposed above each stress region, wherein the ESL has a lower boundary that is substantially flat. A further embodiment device is provided wherein the stress region has an upper boundary that is at least as high as a top of the channel. A further embodiment device is provided wherein the channel has substantially vertical sidewalls. A further embodiment device is provided wherein the lower boundary of the stress region meets its ends with an included angle between about 80 degrees to about 120 degrees. A further embodiment device is provided wherein the elongated stress region has an upper boundary that is at least as high towards its center as it is at its ends.
A further embodiment device is provided wherein one end of the elongated stress region is disposed at a source or drain of a first transistor and the other end of the elongated stress region is disposed at a drain or source of the second transistor. A further embodiment device is provided wherein the stress regions have substantially vertical boundaries at the channel regions.
An exemplary embodiment method of forming a strained semiconductor device is provided, the method comprising: forming a plurality of transistors on a substrate, each transistor having a gate disposed over a channel region; at least one of etching or annealing an elongated trench between adjacent channel regions, where the trench has a lower boundary that is deeper towards its ends than towards its center; and conformably embedding an elongated stress region in the trench between adjacent channel regions.
A further embodiment method is provided wherein the embedded stress region has a substantially non-concave upper boundary. A further embodiment method is provided wherein the embedded stress region has an upper boundary at least as high as the gate. A further embodiment method is provided wherein the stress regions have substantially vertical boundaries at the channel regions.
A further embodiment method is provided wherein the channel region is positively charged and the stress region comprises embedded SiGe. A further embodiment method is provided, further comprising forming an elongated oxidation layer between first and second transistors prior to forming the trench, the oxidation layer having one thickness towards its center, and a sloping reduced thickness towards it ends. A further embodiment method is provided wherein the oxidation layer is formed by plasma deposition.
A further embodiment method is provided wherein the center of the trench is elevated at an acute angle relative to the ends of the trench. A further embodiment method is provided wherein the etching is anisotropic.
An exemplary embodiment memory card device having a strained semiconductor NAND flash memory is provided, comprising: a plurality of transistors, each having a gate disposed over a channel region; and elongated stress regions disposed between adjacent channel regions, wherein each of the elongated stress regions has a lower boundary that is deeper towards its ends than towards its center.
A further embodiment memory card device is provided wherein each of the elongated stress regions has a substantially non-concave upper boundary. A further embodiment memory card device is provided wherein each of the elongated stress regions has an upper boundary at least as high as the gate. A further embodiment memory card device is provided wherein the channel regions are positively charged. A further embodiment memory card device is provided wherein each of the plurality of transistors is a Positive channel Field Effect Transistor (PFET). A further embodiment memory card device is provided wherein the stress regions are expansive. A further embodiment memory card device is provided wherein the stress regions exert compressive stress against the channel regions. A further embodiment memory card device is provided wherein the stress regions comprise embedded silicon-germanium (SiGe). A further embodiment memory card device is provided wherein the lower boundary of each elongated stress region is substantially concave.
Another embodiment memory card device is provided, further comprising a substrate region disposed beneath each stress region, wherein the substrate region has an upper boundary that is substantially convex. Yet another embodiment memory card device is provided, further comprising a source/drain (S/D) region disposed beneath each stress region, wherein the S/D region has an upper boundary that is substantially convex.
Another embodiment memory card device is provided, further comprising an etch stop layer (ESL) disposed above each stress region, wherein the ESL has a lower boundary that is substantially flat. A further embodiment memory card device is provided wherein the stress region has an upper boundary that is at least as high as a top of the channel. A further embodiment memory card device is provided wherein the channel has substantially vertical sidewalls. A further embodiment memory card device is provided wherein the lower boundary of the stress region meets its ends with an included angle between about 80 degrees to about 120 degrees. A further embodiment memory card device is provided wherein the elongated stress region has an upper boundary that is at least as high towards its center as it is at its ends.
A further embodiment memory card device is provided wherein one end of the elongated stress region is disposed at a source or drain of a first transistor and the other end of the elongated stress region is disposed at a drain or source of the second transistor. A further embodiment memory card device is provided wherein the stress regions have substantially vertical boundaries at the channel regions.
The present disclosure will be further understood from the following description of exemplary embodiments, which is to be read in connection with the accompanying drawings.
The present disclosure provides a formation method and resulting semiconductor device for inducing uniaxial stress by a lattice mismatch in accordance with the following exemplary figures, in which:
A semiconductor device and related method of manufacture are provided for improving carrier mobility through a transistor channel. The method optimizes the uniaxial stress induced in channel regions of the device underneath the gate electrodes by constructing the stress layer with a concave lower surface. Exemplary embodiment positive-channel field effect transistors (pFETs) are capable of superior performance relative to previous pFETs using e-SiGe as the compressive stressor.
There are two basic types of strain enhanced mobility. Process-induced strain generally creates uniaxial strain in one direction, while intrinsic strain generally creates bi-axial strain by stressing a substrate in two directions.
In negative-channel field effect transistors (nFETs), the carriers are electrons. In positive-channel field effect transistors (pFETs), the carriers are holes. Electrons move faster in a (100) oriented silicon substrate, while holes move faster in a (110) oriented silicon substrate.
Fortunately, stressor techniques are primarily additive. For example, compressive stress liners and SiGe source/drain (S/D) enhancement may be combined to achieve the mobility enhancement desired for each transistor, such as balancing the performance of pFETs and nFETs in a complementary metal-oxide semiconductor (CMOS) device, and to increase drive current.
In NAND flash memories, for example, induced strain may be used to improve charge retention and reduce tunneling leakage current. Compressive nitride may be deposited over the gates of pFETs, and tensile nitride may be deposited over the gates of nFETs.
Uniaxial stress is optimized to exert strain primarily in the direction along the channel. Since the stress layers may also operate as etch stops, this technique may be used on both nFETs and pFETs to create a dual etch-stop layer (dESL).
One stressor approach is to etch out the S/D area and replace it with a lattice mismatched material, such as epitaxial silicon germanium in pFETs. Due to the epitaxial deposition technique, the germanium atoms tend to substitutionally replace silicon atoms in the lattice without forming the compound SiGe. Germanium atoms are slightly larger than the lattice constant of silicon atoms, so epitaxial silicon germanium on a silicon channel yields compressive strain in the channel.
The increase in mobility from epitaxial silicon germanium in the S/D regions is a function of germanium concentration and proximity to the channel. The gain in drive current is influenced by the proximity of the S/D areas to the channel, and the germanium concentration in the film. The slope of the recess etch is also important. Sidewall spacer dimensions influence the S/D proximity to the channel.
The switching time for a CMOS transistor is proportional to its gate capacitance times voltage divided by current, where current is directly proportional to electron mobility in the source to drain channel. Thus, an increase in mobility may be used to decrease switching time and thereby increase operating frequency.
As shown in
As deposited, the pFET device 110 includes a silicon source/drain (S/D) channel 112. After S/D anneal, the pFET device 120 has a top channel recess 122. Dry etching may be used to create a S/D recess anisotropically, or for an isotropically etched shape. After OP nitride, the pFET device 130 has a thicker top channel recess 132. Cleaning prior to epitaxial deposition may include an HF final step using SC1 and HF special pretreatment. At the final M1 stage, the pFET device 140 has an embedded silicon germanium (e-SiGe) recess 142. The e-SiGe SEG may include Ge at about 20% to about 30%, with in-situ boron doping.
The pFET device 140 has a somewhat improved operational speed as a result of the application of stress by e-SiGe to induce a compressive strain in the silicon S/D channel. Here, the e-SiGe induces a uniaxial compressive strain in the transistor channel region by the mechanism of a lattice mismatch. Unfortunately, the center region of e-SiGe is more recessed than the edge region of e-SiGe, which may lead to an undesirable reduction of the compressive stress.
Turning to
As shown, the si-recess depth “a” is 68.57 nm. The recess post NiSi “b” is 33.88 nm. The remaining SiGe “c” is 20.17 nm. The NiSi thickness @ S/D “d” is 14.52 nm. The gate-to-NiSi interface “e” is 48.40 nm. The NiSi thickness @ PC “f” is 35.49 nm. The gate poly height “g” is 41.14 nm. The first spacer SP1 width “h” is 8.87 nm. The second spacer SP2 width “i” is 21.78 nm. The cESL @ PC “i” is 54.05 nm. The cESL @ SP shoulder “k” is 34.46 nm. The cESL @ S/D “l” is 50.82 nm. The SiGe proximity “m” is 12.91 nm. Unfortunately, the recessed e-SiGe yields a reduced stress effect, which yields reduced increase in transistor performance.
Turning now to
Given an equal thickness e-SiGe layer as deposited, the concave or raised bottom center surface of the second embodiment profile 321 props up the top center surface of the e-SiGe profile to avert formation of a top center recess during the various annealing and/or etching processes. The substantial lack of any top center depression or concavity in the final e-SiGe profile of the second embodiment allows that e-SiGe profile to maintain a greater compressive stress on the transistor channel, resulting in further improved carrier mobility. In addition, the carrier mobility may have improved uniformity between pFETs in the second embodiment device 320. Moreover, the stress effect is increased as the volume of e-SiGe is increased, particularly adjacent to the channel region. Thus, an improved embedded stressor region profile may be obtained by addressing the recess shape of e-SiGe within the annealing, etching and salicidation processes.
As shown in
Turning to
A fourth embodiment embedded stressor region profile 520 has left lower walls, beginning from the from the left side and moving counter-clockwise relative to the previous wall section, with included angles 521 of 90 degrees, 522 of 150 degrees, and 523 of 205 degrees, respectively. A fifth embodiment embedded stressor region profile 530 has left lower walls, beginning from the from the left side and counter-clockwise relative to the previous wall section, with included angles 531 of 80 degrees, and 532 of 200 degrees, respectively.
Turning now to
In comparison, a device 620, similar to that of the second through fifth embodiments of
As shown in
In comparison, a strain contour 720 is shown for the device 620 of
Thus, the embodiment 620 of
Turning to
The transistor 120a includes a gate insulation film 121a, a gate electrode 122a disposed on the gate insulation film, and a spacer 123a disposed on the sides of the transistor. Likewise, the transistor 120b includes a gate insulation film 121b, a gate electrode 122b disposed on the gate insulation film, and a spacer 123b disposed on the sides of the transistor. A Trench 130 is disposed between the first transistor 120a and the second transistor 120b.
There is a source/drain (S/D) region 110 disposed at each end of the trench 130. Each S/D region 110 includes an extension S/D 105 and a deep S/D 106.
Turning now to
The transistor 120a includes a gate insulation film 121a, a gate electrode 122a disposed on the gate insulation film, and a spacer 123a disposed on the sides of the transistor. Likewise, the transistor 120b includes a gate insulation film 121b, a gate electrode 122b disposed on the gate insulation film, and a spacer 123b disposed on the sides of the transistor. A S/D region 110 is disposed under each spacer 123a and 123b. Each S/D region 110 includes an extension S/D 105 and a deep S/D 106.
Turning to
Turning now to
As shown in
Turning to
The trench 130 is formed in the source/drain region by an anisotropic etching process. Since the oxidation layer 150 having the first and second portions 151 and 152 with varying thicknesses T1 and T2, respectively, is used as an etching mask, the bottom surface of the resulting trench 130 is inclined.
In a pFET embodiment, the epitaxial growth of SiGe is conducted in the S/D trench. Thus, the e-SiGe region is defined by sidewall surfaces 130a, and by bottom surfaces 130b and 130s. It shall be understood that the bottom surfaces 130s are formed with an acute angle to the principal surface direction of the silicon substrate.
Turning now to
As shown in
Turning to
In comparison, a plot 1720 indicates the uniaxial stress versus strain in the x or channel direction for values taken along the y or vertical direction line 1622 of
Thus, the profile embodiment 1400 of
As shown in
The flash card 1820 includes a controller 1830 in signal communication with a flash memory 1850. Here, the flash memory 1850 is a strained semiconductor NAND flash memory having e-SiGe stressors of improved shape abutting the pFET channels and embedded silicon carbon (e-SiC) stressors abutting the nFET channels.
The host 1810 communicates with the flash memory 1850 using a flash translation layer (“FTL”), which may include logic and/or firmware used to effectively manage the card 1820. The FTL may be stored or implemented in the controller 1830 or in the flash memory 1850.
The controller 1830 includes a host interface 1831 in signal communication with a controller bus 1832, a flash interface 1833 in signal communication with the controller bus 1832, a buffer memory 1835 in signal communication with the controller bus 1832, a CPU 1837 in signal communication with the controller bus 1832, and a ROM 1839 in signal communication with the controller bus 1832.
These and other features of the present disclosure may be readily ascertained by one of ordinary skill in the pertinent art based on the teachings herein. Although illustrative embodiments have been described herein with reference to the accompanying drawings, it is to be understood that the present disclosure is not limited to those precise embodiments, and that various other changes and modifications may be effected therein by those of ordinary skill in the pertinent art without departing from the scope or spirit of the present disclosure. For example, the exemplary methods and profiles for pFETs with embedded silicon germanium (e-SiGe) may be used in conjunction with comparable methods and profiles for nFETs with embedded silicon carbon (e-SiC) in a CMOS device, to balance the relative performances of the pFETs and nFETs, respectively. All such changes and modifications are intended to be included within the scope of the present disclosure as set forth in the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2009-0007980 | Feb 2009 | KR | national |