The present invention relates to a semiconductor device configuration, and more particularly to a semiconductor device design in which the functionality of a channel stop and a body contact are realized by a single structure.
Metal oxide semiconductor (MOS) transistor designs require a structure to prevent leakage currents between unrelated regions or devices in the circuit, and also require a structure to electrically contact the body of the MOS transistor. With respect to the former, high operational voltages of MOS transistors in current designs often require the use of high resistivity silicon. A consequence of using high resistivity silicon is that the metal and polysilicon interconnects used in the transistors can cause the surface of the silicon to invert polarity (change from N type to P type, or vice versa). This can cause unwanted communication between different nodes in a circuit. Operating voltages above the inversion voltage often occur in high voltage circuits and applications, creating a need to form isolation features that prevent inversion of the silicon. With respect to the latter, many MOS circuit designs require a connection of the source terminal of a MOS transistor to the body region of the MOS transistor in order to control the body potential so that stable and reliable operation can be ensured.
Unwanted inversion and communication between different nodes in a circuit have been addressed in the prior art through the use of diffused or implanted channel stops, trench isolation or polysilicon field plates.
The present invention provides a channel stop for a semiconductor device that includes at least one active region. The channel stop is configured to surround the semiconductor device, to abut the at least one active region at a periphery of the semiconductor device, and to share an electrical connection with the at least one active region.
In many applications implementing NMOS transistor semiconductor device 10, the potentials of N-type source 14 and lightly doped P-type body region 19 need to be the same (in other forms of semiconductor device 10, this is true for other active regions of the device). Implanted channel stop region 12 is configured to abut N-type source 14, and is electrically connected to N-type source 14 by metal silicide layer 26 (
As a result of this configuration, implanted channel stop 12 provides a mechanism to contact body region 19 along the periphery of NMOS transistor semiconductor device 10. As is known in the art, a contact to body region 19 in near the periphery of device 10 is needed to draw holes away from body region 19 between N-type source 14 and N-type drain 16 underneath polysilicon gate 18, to preserve the junction therebetween and minimize voltage variation in body region 19 under polysilicon gate 18. With the configuration shown in
In an exemplary configuration, the distance “X” between channel stop 12 and N-type drain 16 is determined by the maximum operating voltage of semiconductor device 10, and typically varies between 0.5 and 4.0 microns. The distance “Y” between polysilicon gate 18 and channel stop 12 is dictated by the fabrication tools employed, such as lithographic alignment accuracy and dimension control, and typically varies between 0.2 and 1.0 microns. These distances are given only to provide examples of the disclosed configuration, and it should be understood that the invention is not necessarily limited to these dimensions.
As shown in
In the example shown, metal interconnect layer 24 is located over semiconductor device 10 and unrelated N-type region 22. N-type region 22 is electrically isolated from N-type drain 16 of semiconductor device 10 by channel stop 12 therebetween. When metal interconnect layer 24 is positively biased with respect to P-type body region 19 at a voltage that is high enough to exceed the field inversion voltage, the surface of P-type body region 19 can invert to N-type, as illustrated by inversion regions 20 (
While the invention has been described with reference to an exemplary embodiment(s), it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted for elements thereof without departing from the scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the invention without departing from the essential scope thereof. Therefore, it is intended that the invention not be limited to the particular embodiment(s) disclosed, but that the invention will include all embodiments falling within the scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
4138782 | De la Moneda et al. | Feb 1979 | A |
4305085 | Jaecklin et al. | Dec 1981 | A |
4313768 | Sanders et al. | Feb 1982 | A |
5026656 | Matloubian et al. | Jun 1991 | A |
5216275 | Chen | Jun 1993 | A |
5360984 | Kirihata | Nov 1994 | A |
5374833 | Nariani et al. | Dec 1994 | A |
5404040 | Hshieh et al. | Apr 1995 | A |
5441902 | Hsieh et al. | Aug 1995 | A |
5629552 | Zommer | May 1997 | A |
5723882 | Okabe et al. | Mar 1998 | A |
6635542 | Sleight et al. | Oct 2003 | B2 |
20020027244 | Sogo et al. | Mar 2002 | A1 |
20030222290 | Rodov et al. | Dec 2003 | A1 |
20050037524 | Matsumoto et al. | Feb 2005 | A1 |
20060071294 | Lowis | Apr 2006 | A1 |
Number | Date | Country | |
---|---|---|---|
20110024803 A1 | Feb 2011 | US |